

#### **ROHM Solution Simulator**

# Thermal Simulation of BD9xxN1G Series Linear Regulators

This document introduces and describes the use of a simulation environment that allows simultaneous electrical and thermal simulation of BD9xxN1G series linear regulators. By changing the parameters of the components, it is possible to simulate a wide range of conditions. As shown in the table below, there are four different thermal simulation circuits for the BD9xxN1G series, depending on the output voltage and whether there is an enable pin. In this document, the BD933N1G-C is used as a typical example.

Table 1. BD9xxN1G series thermal simulation list

| Product name | Output<br>voltage | Enable pin | Package<br>name | Simulation circuit             |
|--------------|-------------------|------------|-----------------|--------------------------------|
| BD933N1G-C   | 3.3V              | N/A        | SSOP5           | BD933N1G-C_thermal simulation  |
| BD950N1G-C   | 5.0V              | N/A        | SSOP5           | BD950N1G-C_thermal simulation  |
| BD933N1WG-C  | 3.3V              | ~          | SSOP5           | BD933N1WG-C_thermal simulation |
| BD950N1WG-C  | 5.0V              | V          | SSOP5           | BD950N1WG-C_thermal simulation |

#### 1 Simulation circuit



Figure 1. Simulation circuit (BD933N1G-C).

In Figure 1, the area within the green line shows the thermal simulation circuit and the rest of the figure shows the electrical simulation circuit.

This circuit is a step-down operation with respect to the input voltage, providing a 3.3 V or 5.0 V output for the BD9xxN1G series.

The thermal simulation circuit creates a thermal simulation model of the device losses calculated in the electrical simulation and the linear regulator mounted on the board, and calculates the temperature of the linear regulator.

#### 2 Simulation method

Simulation settings such as simulation time and convergence options can be set from "Simulation Settings" shown in Figure 2, and the initial simulation settings are shown in Table 2.

If you are having problems with the convergence of the simulation, you can change the advanced options to fix the problem. The simulation temperature and various parameters of the electrical circuit are defined in "Manual Options".



Figure 2. Simulation Settings and execution

Table 2. Initial values for Simulation Settings

| Parameters       | Initial values | Remarks                           |
|------------------|----------------|-----------------------------------|
| Simulation Type  | Time-Domain    | Do not change the simulation type |
| End time         | 1000 secs      |                                   |
| Advanced Options | More Speed     |                                   |
| Manual Options   | .PARAM Ta      | Set the ambient temperature       |

#### 3 Simulation conditions

#### 3.1 Definition of parameters

The parameters for the components shown in blue in Figure 3 are defined in the manual options as the ambient temperature needs to be set.

Table 3 shows the initial values of the parameters. These values are written in a text box in the "Manual Options" section of the simulation settings, as shown in Figure 4.



Figure 3. Definition of component parameters

Table 3. Simulation conditions

| Parameters  | Variable names | Initial values | Unit | Description         |
|-------------|----------------|----------------|------|---------------------|
| Temperature | Та             | 20             | °C   | Ambient temperature |



Figure 4. Definition of parameters

#### 3.2 Thermal circuit

The "BD933N1G" symbol in Figure 5 is the thermal simulation model of the linear regulator. Also, Table 4 shows the terminal description for this model. The nodes shown in red in Figure 5 (BD933N1G\_TJ) can be used to check the temperature of the junction.



Figure 5. BD933N1G-C thermal simulation model

Table 4. Terminal description of the thermal simulation model

| Terminal name | Description                     |
|---------------|---------------------------------|
| Pc            | Input for linear regulator loss |
| Та            | Ambient temperature             |

#### 3.3 Selecting a thermal simulation model

There are a number of thermal simulation models to choose from and their components are shown in Table 5. Figure 6 shows how to select one. First, right-click on the BD933N1G component and select "Properties". In the "Property Editor", set the value of the "SpiceLib Part" to the name you selected from Table 5 to change the thermal simulation model. For more information on the board details for each model, see "3.4 Thermal simulation model board conditions".



Figure 6. How to select a thermal simulation model

Table 5. List of available components

| Component name | SpiceLib Part name | Description                                                                                              |
|----------------|--------------------|----------------------------------------------------------------------------------------------------------|
| BD933N1G       | 1s_footprint       | 1-layer board, surface layer Footprint only                                                              |
|                | 1s_50mm2           | 1-layer board, surface layer copper foil surface area 50 mm <sup>2</sup>                                 |
|                | 1s_100mm2          | 1-layer board, surface layer copper foil surface area 100 mm <sup>2</sup>                                |
|                | 1s_300mm2          | 1-layer board, surface layer copper foil surface area 300 mm <sup>2</sup>                                |
|                | 1s_600mm2          | 1-layer board, surface layer copper foil surface area 600 mm <sup>2</sup>                                |
|                | 2s_50mm2           | 2-layer board, surface layer Footprint only, back layer copper foil surface area 50 mm <sup>2</sup>      |
|                | 2s_100mm2          | 2-layer board, surface layer Footprint only, back layer copper foil surface area 100 mm <sup>2</sup>     |
|                | 2s_300mm2          | 2-layer board, surface layer Footprint only, back layer copper foil surface area 300 mm <sup>2</sup>     |
|                | 2s_600mm2          | 2-layer board, surface layer Footprint only, back layer copper foil surface area 600 mm <sup>2</sup>     |
|                | 2s_1200mm2         | 2-layer board, surface layer Footprint only, back layer copper foil surface area 1,200 mm <sup>2</sup>   |
|                | 2s_3000mm2         | 2-layer board, surface layer Footprint only, back layer copper foil surface area 3,000 mm <sup>2</sup>   |
|                | 2s_5500mm2         | 2-layer board, surface layer Footprint only, back layer copper foil surface area 5,500 mm <sup>2</sup>   |
|                | 2s2p               | 4-layer board, surface layer Footprint only, other layers copper foil surface area 5,500 mm <sup>2</sup> |

## 3.4 Thermal simulation model board conditions (BD9xxN1GEFJ series) 1 layer (1s)

Conforms to JEDEC standard JESD51-3



Figure 7. Top Layer Trace

Table 6. 1 layer PCB specifications

| Item                                 | Value                                                                                     |  |
|--------------------------------------|-------------------------------------------------------------------------------------------|--|
| Board thickness                      | 1.57mm                                                                                    |  |
| Board outline dimensions             | 76.2mm × 114.3mm                                                                          |  |
| Board material                       | FR-4                                                                                      |  |
| Trace thickness (Finished thickness) | 70μm (2 oz)                                                                               |  |
| Lead width                           | 0.254mm                                                                                   |  |
| Copper foil area                     | Footprint, 50mm <sup>2</sup> , 100mm <sup>2</sup> , 300mm <sup>2</sup> 600mm <sup>2</sup> |  |



Figure 8. Footprint dimensions



Figure 9. Cross-section of 1 layer board

#### 2 layers (2s)

Conforms to JEDEC standard JESD51-5, JESD51-7



Figure 10. Top Layer Trace



Figure 11. Bottom Layer Trace

Table 7. 2 layer PCB specifications

| Item                                       |               | Value                                                                                                                                                      |
|--------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Board thickness                            |               | 1.60mm                                                                                                                                                     |
| Board outline dimensio                     | ns            | 76.2mm × 114.3mm                                                                                                                                           |
| Board material                             |               | FR-4                                                                                                                                                       |
| Trace thickness<br>(Finished<br>thickness) | Top<br>Bottom | 70μm (2 oz)<br>70μm (2 oz)                                                                                                                                 |
| Lead width                                 |               | 0.254mm                                                                                                                                                    |
| Copper foil area                           | Top<br>Bottom | Footprint 50mm <sup>2</sup> ,100mm <sup>2</sup> ,300mm <sup>2</sup> , 600mm <sup>2</sup> , 1200mm <sup>2</sup> , 3000mm <sup>2</sup> , 5500mm <sup>2</sup> |



Figure 12. Footprint dimensions



Figure 13. Cross-section of 2 layer board

#### 4 layers (2s2p)

Conforms to JEDEC standard JESD51-5, JESD51-7



Table 8. 4 layer PCB specifications

| Item                                       |                                       | Value                                                                                                                          |  |  |
|--------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|
| Board thickness                            |                                       | 1.60mm                                                                                                                         |  |  |
| Board outline dimensions                   |                                       | 76.2mm × 114.3mm                                                                                                               |  |  |
| Board material                             |                                       | FR-4                                                                                                                           |  |  |
| Trace thickness<br>(Finished<br>thickness) | Top<br>Middle 1<br>Middle 2<br>Bottom | 70µm (2 oz)<br>35µm (1 oz)<br>35µm (1 oz)<br>70µm (2 oz)                                                                       |  |  |
| Lead width                                 |                                       | 0.254mm                                                                                                                        |  |  |
| Copper foil area                           | Top<br>Middle 1<br>Middle 2<br>Bottom | Footprint<br>5505mm <sup>2</sup> (74.2mm×74.2mm)<br>5505mm <sup>2</sup> (74.2mm×74.2mm)<br>5505mm <sup>2</sup> (74.2mm×74.2mm) |  |  |



Figure 18. Footprint dimensions



Figure 19. Cross-section of 4 layer board

#### 4 Links to related documents

4.1 Products

BD933N1G-C

BD950N1G-C

BD933N1WG-C

BD950N1WG-C

4.2 Application Note

BD9xxN1G Series Thermal Resistance Application Note

#### Notes

- 1) The information contained herein is subject to change without notice.
- Before you use our Products, please contact our sales representative and verify the latest specifications:
- 3) Although ROHM is continuously working to improve product reliability and quality, semiconductors can break down and malfunction due to various factors. Therefore, in order to prevent personal injury or fire arising from failure, please take safety measures such as complying with the derating characteristics, implementing redundant and fire prevention designs, and utilizing backups and fail-safe procedures. ROHM shall have no responsibility for any damages arising out of the use of our Poducts beyond the rating specified by ROHM.
- 4) Examples of application circuits, circuit constants and any other information contained herein are provided only to illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.
- 5) The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM or any other parties. ROHM shall have no responsibility whatsoever for any dispute arising out of the use of such technical information.
- 6) The Products specified in this document are not designed to be radiation tolerant.
- 7) For use of our Products in applications requiring a high degree of reliability (as exemplified below), please contact and consult with a ROHM representative: transportation equipment (i.e. cars, ships, trains), primary communication equipment, traffic lights, fire/crime prevention, safety equipment, medical systems, servers, solar cells, and power transmission systems.
- 8) Do not use our Products in applications requiring extremely high reliability, such as aerospace equipment, nuclear power control systems, and submarine repeaters.
- 9) ROHM shall have no responsibility for any damages or injury arising from non-compliance with the recommended usage conditions and specifications contained herein.
- 10) ROHM has used reasonable care to ensure the accuracy of the information contained in this document. However, ROHM does not warrants that such information is error-free, and ROHM shall have no responsibility for any damages arising from any inaccuracy or misprint of such information.
- 11) Please use the Products in accordance with any applicable environmental laws and regulations, such as the RoHS Directive. For more details, including RoHS compatibility, please contact a ROHM sales office. ROHM shall have no responsibility for any damages or losses resulting non-compliance with any applicable laws or regulations.
- 12) When providing our Products and technologies contained in this document to other countries, you must abide by the procedures and provisions stipulated in all applicable export laws and regulations, including without limitation the US Export Administration Regulations and the Foreign Exchange and Foreign Trade Act.
- 13) This document, in part or in whole, may not be reprinted or reproduced without prior consent of ROHM.



Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact us.

### ROHM Customer Support System

http://www.rohm.com/contact/