# **Power Stage** 650 V GaN HEMT Power Stage

# BM3G007MUV-LB

#### **General Description**

This is the product guarantees long time support in industrial market.

BM3G007MUV-LB provides an optimum solution for all electronics systems that requires high power density and efficiency.

By integrating the 650 V enhancement GaN HEMT and silicon driver to ROHM's original package, parasitic inductance caused by a PCB and wire bonding is reduced significantly compared to traditional discrete solutions.

Owing to this, a high switching slew rate up to 150 V/ns can be achieved. On the other hand, adjustable gate drive strength contributes to low EMI, and various protections and other additional functions provide optimized cost, PCB size.

This IC is designed to adapt major exist controllers, so that it also can be used to replace the traditional discrete power switches, such as super junction MOSFET.

#### Features

- Nano Cap<sup>TM</sup> Integrated Output Selectable 5 V LDO
- Long Time Support Product for Industrial Applications
- Wide Operating Range for VDD Pin Voltage
- Wide Operating Range for IN Pin Voltage
- Low VDD Quiescent and Operating Current
- Low Propagation Delay
- High dv/dt Immunity
- Adjustable Gate Drive Strength
- Power Good Signal Output
- VDD UVLO Protection

**Typical Application Circuit** 

**Thermal Shutdown Protection** 

## **Key Specifications**

- Power Supply Voltage Range
  - VDD pin: 6.25 V to 30 V
  - 650 V (Max) D pin:
- IN pin: -0.6 V to +30 V ■ VDD Operating Current @ 130 kHz: 650 µA (Typ)
- VDD Quiescent Current:
- 180 µA (Typ) Allowable Input Switching Frequency: 2 MHz (Max)
- Turn-on Delay Time: 12 ns (Typ)
- Turn-off Delay Time: 15 ns (Typ) ■ Operating Temperature Range: -40 °C to +105 °C
- Gan HEMT D-S ON State Resistance: 70 mΩ (Typ)



Industrial Equipment, Power Supplies with High Power Density, High Efficiency Demand, or Bridge Topology such as Totem-pole PFC, LLC Power Supply, Adaptor, etc.



Nano Cap<sup>™</sup> is a trademark or a registered a trademark of ROHM Co., Ltd.

OProduct structure : Silicon integrated circuit OThis product has no designed protection against radioactive rays.

# **Pin Configuration**



## **Pin Descriptions**

| Pin Number                     | Pin Name | I/O | Function                                       |  |  |  |
|--------------------------------|----------|-----|------------------------------------------------|--|--|--|
| 1, 2, 17-22,<br>25-32          | S        | 0   | GaN HEMT SOURCE pin                            |  |  |  |
| 3                              | LDOEN    | I   | LDO function enable/disable pin                |  |  |  |
| 4, 13                          | GND      | 0   | GND pin <sup>(Note 1)</sup>                    |  |  |  |
| 5, 7, 9, 10,<br>14, 16, 23, 24 | N.C.     | -   | Non-connection <sup>(Note 2)</sup>             |  |  |  |
| 6                              | VDD      | I   | Power supply input pin                         |  |  |  |
| 8                              | LDO5V    | 0   | 5 V LDO output pin                             |  |  |  |
| 11                             | PG       | 0   | Power good signal output pin                   |  |  |  |
| 12                             | RSR      | I   | Gate drive strength adjustment pin             |  |  |  |
| 15                             | IN       | I   | Non-inverting gate drive input                 |  |  |  |
| 33-46                          | D        | I   | GaN HEMT DRAIN pin                             |  |  |  |
| -                              | EXP      | 0   | GaN HEMT SOURCE pin <sup>(Note 1)</sup>        |  |  |  |
| -                              | C.S      | -   | Corner pin <sup>(Note 3)</sup>                 |  |  |  |
| -                              | C.N.C    | -   | Corner pin, non-connection <sup>(Note 2)</sup> |  |  |  |

(Note 1) It is connected to the S pin internally, but also connect to the S pin on the PCB. (Note 2) Do not connect to other pins.

(Note 3) It is connected to the S pin internally, but do not connect to other pins on the PCB.

# Block Diagram



## **Description of Blocks**

#### 1 Overview

The IC, which integrates GaN device, gate driver and other additional functions such as protections, offers an optimum solution for making high power density design much easier and more efficient.

Due to a zero reverse recovery and extremely low output capacitance of GaN device, the IC achieves excellent efficiency especially in bridge-based topologies. It is also possible to replace existing Si MOSFETs and heatsinks to improve the efficiency and PCB size.

The integrated gate driver with wide operating the VDD pin and IN pin input voltage range brings a remarkable switching performance such as a high drain slew rate and low propagation delay, and it also makes the GaN device even much easier to use than traditional Si MOFET discrete.

Furthermore, various protections such as VDD UVLO, LDO output UVP, thermal shutdown (TSD) are also integrated to protect this IC from damages. A power good signal is outputted from the PG pin, and it switches to a low level if any abnormal state is detected.

#### 2 Feature Descriptions

#### 2.1 E-Mode GaN HEMT

This IC integrates an enhancement-mode (normally-off) GaN device.

The enhancement-mode GaN device has smaller parasitic inductance and less switching loss than the cascode topology which connects a depletion-mode (normally-on) GaN device and a Si MOSFET in series because the cascode topology has additional parasitic inductance between a depletion-mode GaN device and Si MOSFET. These characteristics offer advanced switching performance physically, and that is significant especially in large

These characteristics offer advanced switching performance physically, and that is significant especially in large current applications.

#### 2.2 Regulated Gate Clamper and Gate Driver

This IC integrates an original gate driver for the enhancement-mode GaN device, and the driver keeps off until VDD UVLO and TSD are judged as normal.

The internal regulated gate clamper allows a wide operating range of the VDD pin voltage.

#### 2.3 Nano Cap<sup>™</sup> Integrated LDO

Nano  $Cap^{TM}$  is a combination of technologies which allow stage operation even if output capacitance is connected with the range of nF unit.

This IC integrates a selectable LDO regulator with 5 V output voltage.

It is designed to be used as a power supply for other components such as a digital isolator for the high side IN pin's input signal in bridge applications. It is recommended to use an output capacitor  $C_{LDO5V}$  of at least 0.1  $\mu$ F or more between the LDO5V pin and the GND pin if this function is used.

Use ceramic capacitor which has low ESR as the output capacitor CLDO5V.

LDO regulator is valid when LDOEN pin state is open. It can be also disabled by shorting the LDOEN pin to the GND pin if it is not necessary.

#### 2.4 Interface

It is possible to use the output of most of general MCUs or ACDC controllers as the IN pin's input signal directly, due to the original IN input interface circuit.

The PG pin is an open drain output for a power good signal of this IC.

If all protections are judged as normal, and the IN pin state for input signal is valid (after t<sub>D\_IN</sub> from VDD UVLO release), the PG pin voltage keeps a high impedance state.

If one or more protections are detected, the PG pin is pulled down to low level by internal resistor R<sub>PG\_PD</sub>. It can be outputted to the digital isolator or the controller IC to report the abnormal state of this IC.

The protections and abnormal states, and corresponding PG pin state are shown in Table 1.

However, VDD pin voltage is V<sub>OFF</sub> or less, the PG pin is forcibly high impedance state.

| Protec           | ctions and Abnormal   | States            | PG Pir                                              | n State         |  |  |  |  |
|------------------|-----------------------|-------------------|-----------------------------------------------------|-----------------|--|--|--|--|
| ("1" = Detected, | "0" = Non-detected, " | 'X" = Don't care) | ("L" = Pulled down to GND, "Hi-Z" = High Impedance) |                 |  |  |  |  |
| VDD UVLO         | LDO5V UVP             | TSD               | LDOEN Pin = OPEN                                    | LDOEN Pin = GND |  |  |  |  |
| 1                | Х                     | Х                 | Hi-Z                                                | Hi-Z            |  |  |  |  |
| 0                | 0                     | 0                 | Hi-Z                                                | Hi-Z            |  |  |  |  |
| 0                | 0                     | 1                 | L                                                   | L               |  |  |  |  |
| 0                | 1                     | 0                 | L                                                   | Hi-Z            |  |  |  |  |
| 0                | 1                     | 1                 | L                                                   | L               |  |  |  |  |

Table 1. Protections Introducing the PG Pin Low Level

## 2 Feature Descriptions – continued

## 2.5 Drive Strength Setting

Generally, there is a tradeoff between efficiency and EMI. A higher switching slew rate reduces the switching loss, in the other hand, it also increases the switching noise.

By adjusting a resistor  $R_{SR}$  between the RSR pin and the GND pin, the turn-on slew rate  $SR_{ON}$  can be selected freely from 20 V/ns to 80 V/ns.

The larger the value of  $R_{SR}$ , the higher the value of  $SR_{ON}$ .

When the value of  $R_{SR}$  is 100 k $\Omega$  or more, the value of  $SR_{ON}$  is clamped to a constant value.

It allows users to optimize the switching speed according to specific circumstance, such as an EMI filter space, PCB layout, etc.

Refer to Figure 28 for the relationship between  $R_{SR}$  and  $SR_{ON}$ .

## 2.6 VREG, VDD Protections, Thermal Shutdown

This IC has internal regulators, some protection circuits.

# **Description of Blocks – continued**

Start Sequence (LDOEN pin = OPEN)

## 3 Start Sequence

3.1

Start sequence is shown in Figure 1, Figure 2 and see the sections below for detailed descriptions.



Figure 1. Start Sequences Timing Chart (LDOEN pin = OPEN)

- A1: When the VDD pin voltage exceeds V<sub>OFF</sub>, the IC becomes to operational state, and the PG pin state becomes pulled down internally.
- B1: When the VDD pin voltage exceeds V<sub>UVLO1</sub>, the IC starts to operate, and the LDO5V pin voltage starts to rise.
- C1: The IC is ready for an input signal from the IN pin after t<sub>D\_IN</sub> from B1. It becomes possible to drive the integrated GaN HEMT.
- D1: When the LDO5V pin voltage exceeds V<sub>UVP1</sub>, the conditions for outputting power good signal are satisfied. The time from B1 to D1 is defined as t<sub>LDO5V</sub>.
- E1: The PG pin state changes from internally pulled down to a high impedance after t<sub>D\_PG</sub> from D1.

#### 3.2 Start Sequence (LDOEN pin = GND)



Figure 2. Start Sequences Timing Chart (LDOEN pin = GND)

- A2: Same as A1.
- B2: When the VDD pin voltage exceeds  $V_{UVLO1}$ , the IC starts to operate.
- C2: Same as C1.
- D2: The PG pin state changes from internally pulled down to a high impedance after  $t_{D_PG}$  from C2.

## Absolute Maximum Ratings (Ta = 25 °C)

| Parameter                    | Symbol             | Rating       | Unit | Conditions                                          |
|------------------------------|--------------------|--------------|------|-----------------------------------------------------|
| Maximum Applied Voltage 1    | VMAX1A             | -0.3 to +650 | V    | D pin voltage, DC                                   |
| Maximum Applied Voltage 1    | V <sub>MAX1B</sub> | -0.3 to +730 | V    | D pin voltage, tpulse < 1 µs <sup>(Note 1)</sup>    |
| Maximum Applied Voltage 2    | V <sub>MAX2</sub>  | -0.3 to +35  | V    | VDD pin voltage                                     |
| Maximum Applied Voltage 3    | V <sub>MAX3</sub>  | -0.6 to +35  | V    | IN pin voltage                                      |
| Maximum Applied Voltage 4    | V <sub>MAX4</sub>  | -0.3 to +6.0 | V    | LDOEN, LDO5V, RSR, PG pin voltage                   |
| Maximum Inflow Current       | I <sub>MAX</sub>   | 5.0          | mA   | PG pin Inflow current                               |
| DRAIN Pin Current            | ID(RMS)            | 20.9         | А    | RMS, Tc = 25 °C                                     |
| DRAIN PIN Current            | ID(PULSE)          | 66.1         | Α    | tpulse < 1 $\mu$ s <sup>(Note 1)</sup> , Tc = 25 °C |
| DRAIN dv/dt                  | dv/dt              | 150          | V/ns | V <sub>D</sub> = 0 V to 400 V                       |
| Maximum Junction Temperature | Tjmax              | 150          | °C   |                                                     |
| Storage Temperature Range    | Tstg               | -55 to +150  | °C   |                                                     |

Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating.

(Note 1) Duty is less than 1 %.

#### Thermal Resistance (Note 2)

| Deremeter                                                      | Sumbol      | Thermal Res            | Unit                     |      |  |
|----------------------------------------------------------------|-------------|------------------------|--------------------------|------|--|
| Parameter                                                      | Symbol      | 1s <sup>(Note 4)</sup> | 2s2p <sup>(Note 5)</sup> | Unit |  |
| VQFN046V8080                                                   |             |                        |                          |      |  |
| Junction to Ambient                                            | θյΑ         | 90.5                   | 25.8                     | °C/W |  |
| Junction to Top Characterization Parameter <sup>(Note 3)</sup> | $\Psi_{JT}$ | 13                     | 6                        | °C/W |  |

(Note 2) Based on JESD51-2A (Still-Air). (Note 3) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package.

(Note 4) Using a PCB board based on JESD51-3.

| (Note 5) Using a PCB board based or  | n JESD51-5, 7. |                      |                              |                   |           |
|--------------------------------------|----------------|----------------------|------------------------------|-------------------|-----------|
| Layer Number of<br>Measurement Board | Material       | Board Size           |                              |                   |           |
| Single                               | FR-4           | 114.3 mm x 76.2 mm > | (1.57 mmt                    |                   |           |
| Тор                                  |                |                      |                              |                   |           |
| Copper Pattern                       | Thickness      |                      |                              |                   |           |
| Footprints and Traces                | 70 µm          |                      |                              |                   |           |
| Layer Number of                      | Material       | Board Size           |                              | Thermal Via       | (Note 6)  |
| Measurement Board                    | Material       | Board 0i20           |                              | Pitch             | Diameter  |
| 4 Layers                             | FR-4           | 114.3 mm x 76.2 mm   | 114.3 mm x 76.2 mm x 1.6 mmt |                   | Ф0.30 mm  |
| Тор                                  |                | 2 Internal Laye      | ers                          | Bottom            |           |
| Copper Pattern                       | Thickness      | Copper Pattern       | Thickness                    | Copper Pattern    | Thickness |
| Footprints and Traces                | 70 µm          | 74.2 mm x 74.2 mm    | 35 µm                        | 74.2 mm x 74.2 mm | ι 70 μm   |

(Note 6) This thermal via connect with the copper pattern of layers 1,2, and 4. The placement and dimensions obey a land pattern.

## **Recommended Operating Conditions**

| Parameter                             | Symbol             | Min  | Тур | Max  | Unit | Conditions              |
|---------------------------------------|--------------------|------|-----|------|------|-------------------------|
| Drain Voltage Range                   | VDRAIN             | -    | -   | 650  | V    | D pin voltage, DC       |
| Power Supply Voltage Range            | V <sub>DD</sub>    | 6.25 | 15  | 30   | V    | VDD pin voltage         |
| Input Voltage Range 1                 | VIN_H              | 2.5  | 5   | 30   | V    | IN pin high voltage     |
| Input Voltage Range 2                 | V <sub>IN_L</sub>  | -0.6 | 0   | +0.3 | V    | IN pin low voltage      |
| LDO5V Load Current Range              | ILDO5V             | -    | -   | 10   | mA   | V <sub>DD</sub> = 15 V  |
| LDO5V Pin Output Capacitance<br>Range | C <sub>LDO5V</sub> | 0.1  | -   | 100  | μF   | LDOEN = OPEN            |
| RSR Pin Pull-down Resistance<br>Range | R <sub>SR</sub>    | 0    | -   | OPEN | Ω    |                         |
| Operating Temperature                 | Topr               | -40  | -   | +105 | °C   | Surrounding temperature |

# Electrical Characteristics (Unless noted otherwise, V<sub>DD</sub> = 15 V, Ta = 25 °C)

| Parameter                                      | Symbol             | Min  | Тур   | Max  | Unit | Conditions                                                               |
|------------------------------------------------|--------------------|------|-------|------|------|--------------------------------------------------------------------------|
| GaN HEMT                                       |                    |      |       |      | 1    |                                                                          |
|                                                | V(BR)DDS1          | 650  | -     | -    | V    | V <sub>IN</sub> = 0 V                                                    |
| D-S Withstand Voltage                          | V(BR)DDS2          | 730  | -     | -    | V    | $V_{IN} = 0$ V, tpulse < 1 $\mu s^{(Note 1)}$                            |
| D Din Look Current                             | IDSS1              | -    | -     | 100  | μA   | V <sub>DS</sub> = 650 V, V <sub>IN</sub> = 0 V, Ta = 25 °C               |
| D Pin Leak Current                             | IDSS2              | -    | 10    | -    | μA   | V <sub>DS</sub> = 650 V, V <sub>IN</sub> = 0 V, Ta = 150 °C              |
| D-S ON State Resistance                        | R <sub>ON1</sub>   | -    | 70    | 100  | mΩ   | I <sub>D</sub> = 0.5 A, V <sub>IN</sub> = 5 V, Ta = 25 °C                |
| D-S ON State Resistance                        | Ron2               | -    | 175   | -    | mΩ   | I <sub>D</sub> = 0.5 A, V <sub>IN</sub> = 5 V, Ta = 150 °C               |
| S-D Reverse Voltage                            | Vsd                | -    | 2.4   | -    | V    | I <sub>D</sub> = -8.0 A, V <sub>IN</sub> = 0 V                           |
| Output Capacitance                             | Coss               | -    | 49.9  | -    | pF   | V <sub>IN</sub> = 0 V, V <sub>D</sub> = 400 V, f = 1 MHz                 |
| Energy Related Effective Output<br>Capacitance | C <sub>O(ER)</sub> | -    | 74.5  | -    | pF   | $V_{IN}$ = 0 V, $V_D$ = 0 V to 400 V                                     |
| Time Related Effective Output<br>Capacitance   | C <sub>O(TR)</sub> | -    | 116.6 | -    | pF   | $V_{IN}$ = 0 V, $V_D$ = 0 V to 400 V                                     |
| Reverse Recovery Charge                        | Q <sub>RR</sub>    | -    | 0     | -    | nC   |                                                                          |
| Circuit Current                                |                    |      |       |      |      |                                                                          |
| VDD Operating Current                          | I <sub>ON1</sub>   | -    | 650   | 1000 | μA   | D pin = open, $R_{SR}$ = 0 $\Omega$<br>operating at 130 kHz, duty = 50 % |
| VDD Quiescent Current                          | I <sub>ON2</sub>   | -    | 180   | 240  | μA   | $V_{IN} = 0 V, R_{SR} = 0 \Omega$                                        |
| VDD Standby Current                            | Іѕтв               | -    | 80    | 160  | μA   | V <sub>DD</sub> = 5 V                                                    |
| VDD Pin                                        |                    |      |       |      |      |                                                                          |
| VDD Operating Limit Voltage                    | VOFF               | -    | -     | 3    | V    |                                                                          |
| VDD UVLO Release Voltage                       | VUVLO1             | 5.65 | 5.95  | 6.25 | V    | VDD pin voltage rising                                                   |
| VDD UVLO Detection Voltage                     | V <sub>UVLO2</sub> | 5.15 | 5.30  | 5.45 | V    | VDD pin voltage dropping                                                 |
| VDD UVLO Hysteresis                            | V <sub>UVLO3</sub> | -    | 0.65  | -    | V    | VUVLO3 = VUVLO1 - VUVLO2                                                 |
| VDD UVLO Timer                                 | t <sub>UVLO</sub>  | 50   | 100   | 200  | μs   |                                                                          |

(Note 1) Duty is less than 1 %.

## Electrical Characteristics – continued (Unless noted otherwise, $V_{DD}$ = 15 V. Ta = 25 °C)

| Parameter                                               | Symbol              | Min  | Тур  | Max  | Unit | Conditions                                                                       |
|---------------------------------------------------------|---------------------|------|------|------|------|----------------------------------------------------------------------------------|
| Thermal Shutdown                                        | 11                  |      |      |      |      |                                                                                  |
| TSD Temperature 1                                       | T <sub>SD1</sub>    | 150  | 175  | 200  | °C   | Temperature rising (Note 1)                                                      |
| TSD Temperature 2                                       | T <sub>SD2</sub>    | -    | 100  | -    | °C   | Temperature dropping (Note 1)                                                    |
| TSD Hysteresis                                          | T <sub>SD3</sub>    | -    | 75   | -    | °C   | T <sub>SD3</sub> = T <sub>SD1</sub> - T <sub>SD2</sub> (Note 1)                  |
| TSD Timer                                               | t <sub>TSD</sub>    | 50   | 100  | 150  | μs   |                                                                                  |
| LDOEN Pin                                               | · · · · ·           |      |      |      |      |                                                                                  |
| LDOEN Internal Pull-up Resistor                         | RLDOEN_PU           | 350  | 500  | 650  | kΩ   |                                                                                  |
| LDOEN External Pull-down<br>Resistor Setting Range      | RLDOEN_PD           | -    | 0    | 10   | kΩ   | In case of disabling LDO function                                                |
| LDO5V Pin                                               |                     |      |      |      |      |                                                                                  |
| LDO5V Output Voltage                                    | VLDO5V              | 4.90 | 5.00 | 5.10 | V    |                                                                                  |
| LDO5V Maximum Output Current                            | I <sub>LDO5V</sub>  | 10   | -    | -    | mA   |                                                                                  |
| LDO5V UVP Release Voltage                               | VUVP1               | -    | 85   | -    | %    | Percentage of VLDO5V                                                             |
| LDO5V UVP Detection Voltage                             | VUVP2               | -    | 80   | -    | %    | Percentage of VLDO5V                                                             |
| LDO5V UVP Hysteresis                                    | VUVP3               | -    | 5    | -    | %    | Percentage of VLDO5V                                                             |
| LDO5V Internal Pull-down Resistor                       | RLDO5V_PD           | 0.5  | 1.0  | 1.5  | kΩ   | Short LDOEN to GND                                                               |
| PG Pin                                                  | <u> </u>            |      | 1    | l.   | -    |                                                                                  |
| PG Internal Pull-down Resistor                          | R <sub>PG PD</sub>  | -    | 110  | 200  | Ω    |                                                                                  |
| IN Pin                                                  | _                   |      |      |      |      |                                                                                  |
| Positive-going Input Threshold                          | VIN POS             | 1.60 | 1.80 | 2.00 | V    |                                                                                  |
| Negative-going Input Threshold                          | V <sub>IN_NEG</sub> | 1.05 | 1.30 | 1.55 | V    |                                                                                  |
| Input threshold Hysteresis                              | Vin hys             | -    | 0.50 | -    | V    |                                                                                  |
| Input Leakage Current                                   | IIN_LEAK            | -    | 40   | _    | μA   | V <sub>IN</sub> = 5 V                                                            |
| Allowable Input Switching<br>Frequency                  | fsw                 | -    | -    | 2.0  | MHz  |                                                                                  |
| RSR Pin                                                 | 11                  |      |      |      |      |                                                                                  |
| Turn-on Slew Rate 1                                     | SR <sub>ON1</sub>   | -    | 20   | -    | V/ns | $R_{SR} = 0 \Omega$ $V_{BUS} = 400 V^{(Note 1) (Note 2)}$                        |
| Turn-on Slew Rate 2                                     | SR <sub>ON2</sub>   | -    | 80   | -    | V/ns | R <sub>SR</sub> = OPEN,<br>V <sub>BUS</sub> = 400 V <sup>(Note 1)</sup> (Note 2) |
| Switching Items                                         |                     |      |      |      |      |                                                                                  |
| Turn-on Delay Time                                      | t <sub>D(ON)</sub>  | -    | 12   | -    | ns   | R <sub>SR</sub> = OPEN,<br>V <sub>BUS</sub> = 400 V <sup>(Note 1)</sup> (Note 2) |
| Drain Fall Time                                         | t <sub>F</sub>      | -    | 3    | -    | ns   | $R_{SR}$ = OPEN,<br>V <sub>BUS</sub> = 400 V <sup>(Note 1)</sup> (Note 2)        |
| Turn-off Delay Time                                     | t <sub>D(OFF)</sub> | -    | 15   | -    | ns   | V <sub>BUS</sub> = 400 V <sup>(Note 1)</sup> (Note 2)                            |
| Drain Rise Time                                         | t <sub>R</sub>      | -    | 5    | -    | ns   | V <sub>BUS</sub> = 400 V <sup>(Note 1)</sup> (Note 2)                            |
| Minimum IN Pin High Pulse-width<br>for GaN HEMT Turn-on | t <sub>IN_MIN</sub> | -    | -    | 24   | ns   |                                                                                  |

(Note 1) No shipping inspection. (Note 2) Refer to "Switching Parameter Measurement Information".

# Electrical Characteristics – continued (Unless noted otherwise, V<sub>DD</sub> = 15 V, Ta = 25 °C)

| Parameter                   | Symbol            | Min | Тур | Max | Unit | Conditions                              |
|-----------------------------|-------------------|-----|-----|-----|------|-----------------------------------------|
| Startup Items               |                   |     |     |     |      |                                         |
| Input Validation Delay Time | t <sub>D_IN</sub> | -   | 15  | 30  | μs   |                                         |
| PG Signal Delay Time        | t <sub>D_PG</sub> | -   | 10  | 20  | μs   |                                         |
| LDO5V Rise Time             | tldo5v            | -   | 400 | 800 | μs   | LDOEN = OPEN, $C_{LDO5V}$ = 0.1 $\mu$ F |

## **Switching Parameter Measurement Information**

Figure 3 shows the circuit for measurements of switching parameters.

Figure 4 shows instruction of them.





Figure 3. Switching Parameters Measurement Circuit



#### 1 Turn-on Delay Time: t<sub>D(ON)</sub>

The turn-on delay time is the time from rising edge of the IN pin voltage (represented by 50 % of IN pin high voltage level) to when the GaN HEMT starts turning on (represented by  $V_D$  falling to 90 % of  $V_{BUS}$ ).

#### 2 Drain Fall Time: t<sub>F</sub>

The drain fall time is the time it takes for  $V_D$  falls from 80 % to 20 % of  $V_{\text{BUS}}.$ 

## 3 Turn-off Delay Time: t<sub>D(OFF)</sub>

The turn-off delay time is the time from falling edge of the IN pin voltage (represented by 50 % of IN pin high voltage level) to when the GaN HEMT starts turning off (represented by V<sub>D</sub> rising to 10 % of V<sub>BUS</sub>).

#### 4 Drain Rise Time: t<sub>R</sub>

The drain rise time is the time it takes for  $V_D$  rises from 20 % to 80 % of  $V_{\text{BUS}}.$ 

#### 5 Turn-on Slew Rate: SRON

The turn-on slew rate is the slew rate which is when  $V_D$  falls from 80 % to 20 % of  $V_{BUS}.$  It is calculated by the formula below.

$$SR_{ON} = \frac{V_{BUS} \times 60 \%}{t_F}$$

where:  $SR_{ON}$  is the turn-on slew rate.  $V_{BUS}$  is the DC bus voltage.  $t_F$  is the drain fall time.

# **Application Examples**



Figure 5. PFC Converter Application Example



Figure 6. Flyback Converter Application Example

# **Application Examples - continued**



Figure 7. LLC Resonant Converter Application Example

# **Typical Performance Curves (Reference Data)**



Figure 8. D-S ON State Resistance vs Temperature







Figure 10. S-D Reverse Voltage vs S-D Reverse Current



Figure 11. Output Capacitance vs D-S Voltage



Figure 12. VDD Operating Current vs Temperature



Figure 13. VDD Quiescent Current vs Temperature



Figure 14. VDD Quiescent Current vs Resistor between RSR pin and GND pin



Figure 15. VDD Standby Current vs Temperature



Figure 16. VDD UVLO Release Voltage vs Temperature





Figure 18. VDD UVLO Timer vs Temperature



Figure 19. TSD Timer vs Temperature



Figure 20. LDOEN Internal Pull-up Resistor vs Temperature







Figure 22. LDO5V Output Voltage vs VDD Pin Voltage



Figure 23. LDO5V Internal Pull-down Resistor vs Temperature



Figure 24. PG Internal Pull-down Resistor vs Temperature



Figure 25. Positive-going Input Threshold vs Temperature



Figure 26. Negative-going Input Threshold vs Temperature



Figure 27. Input Leakage Current vs Temperature



Figure 28. Turn-on Slew Rate vs Resistor between RSR pin and GND pin







Figure 30. Turn-off Delay Time vs Resistor between RSR pin and GND pin



Figure 31. Input Validation Delay Time vs Temperature



Figure 32. PG Signal Delay Time vs Temperature

Figure 33. LDO5V Rise Time vs Temperature



Figure 34. Normalized Transient Thermal Resistance vs Pulse Width



Figure 35. Maximum Safe Operating Area

# I/O Equivalence Circuit

| 1, 2, 17-22<br>25-32 | <sup>2,</sup> S                         | 3     | LDOEN | 4, 13 | GND | 5, 7, 9,<br>14, 16, 23 | 10,<br>3, 24 N.C. |  |
|----------------------|-----------------------------------------|-------|-------|-------|-----|------------------------|-------------------|--|
|                      | S C C C C C C C C C C C C C C C C C C C |       |       |       |     |                        |                   |  |
| 6                    | VDD                                     | 8     | LDO5V | 11    | PG  | 12                     | RSR               |  |
|                      | $\pm$                                   |       |       |       |     |                        |                   |  |
| 15                   | IN                                      | 33-46 | D     | -     | EXP |                        |                   |  |
|                      |                                         |       |       | EXP   |     |                        |                   |  |

## **Operational Notes**

## 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

## 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

## 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

## 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

## 5. Recommended Operating Conditions

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

## 6. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

## 7. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

#### 8. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

#### 9. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

## **Operational Notes – continued**

## 10. Regarding the Input Pin of the IC

This IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 36. Example of IC Structure

## 11. Ceramic Capacitor

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

## 12. Thermal Shutdown Circuit (TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

# **Ordering Information**



# **Marking Diagram**



# Datasheet



# **Revision History**

| Date        | Revision | Changes     |
|-------------|----------|-------------|
| 13.Jan.2023 | 001      | New Release |

# Notice

#### **Precaution on using ROHM Products**

 If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

| JAPAN   | USA    | EU         | CHINA  |
|---------|--------|------------|--------|
| CLASSII | CLASSI | CLASS II b | CLASSⅢ |
| CLASSⅣ  |        | CLASSII    |        |

2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:

[a] Installation of protection circuits or other protective devices to improve system safety

[b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure

- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

## Precautions Regarding Application Examples and External Circuits

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

#### Precaution for Storage / Transportation

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### Precaution for Foreign Exchange and Foreign Trade act

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

## **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.