

# Quasi-resonant AC/DC Converter Built-in 650 V GaN HEMT

# **BM3GQ1A2MUV-LBZ**

# **General Description**

This product is a rank product for the industrial equipment market. This is the best product for use in these applications.

BM3GQ1A2MUV-LBZ is a quasi-resonant AC/DC converter that provides an optimum system for all products which has an electrical outlet. Quasi-resonant operation enables soft switching and helps to keep the EMI low.

It can be designed easily because 650 V GaN HEMT and current detection resistor are integrated.

The burst operation reduces power consumption at light load.

BM3GQ1A2MUV-LBZ includes various protection functions, such as soft start function, burst operation function, over current protection per cycle, over voltage protection, overload protection.

### **Features**

- Built-in 650 V GaN HEMT
- Quasi-resonant Type (Low EMI)
- Frequency Reduction Function
- Burst Operation at Light Load
- VCC UVLO (Under Voltage Lock Out)
- Over Current Protection Circuit per Cycle
- Soft Start Function
- ZT Pin Trigger Mask Function
- ZT OVP (Over Voltage Protection)
- AC UVLO (Under Voltage Lock Out)
- X-capacitor Discharge Function

# **Key Specifications**

Operating Power Supply Voltage Range:

VCC: 7.4 V to 55.0 V DRAIN: 650 V (Max) **Normal Operating Current:** 800 µA (Typ) **Burst Mode Operating Current:** 500 µA (Typ) 120 kHz (Typ) Maximum Operating Frequency: Over Current Detection Current: 6.000 A (Typ) GaN HEMT ON Resistance: 150 mΩ (Typ) Operating Temperature: -40 °C to +125 °C

Package VQFN41V8080K W (Typ) x D (Typ) x H (Max) 8.0 mm x 8.0 mm x 1.0 mm pitch 0.5 mm



# **Applications**

■ Industrial Equipment, AC Adaptor, Household Appliances etc.

# **Typical Application Circuit**



# **Pin Configuration**



# **Pin Descriptions**

| Pin No.                                 | Pin Name | I/O | Function                                      |
|-----------------------------------------|----------|-----|-----------------------------------------------|
| 1, 2, 17-22, 25-32                      | PGND     | 0   | Power GND pin                                 |
| 3, 5, 7, 9, 10, 12, 14, 16, 23, 24      | N.C.     | -   | Non-connection pin <sup>(Note 1)</sup>        |
| 4                                       | VCC      | I   | Power supply input pin                        |
| 6                                       | AGND     | 0   | Analog GND pin <sup>(Note 2)</sup>            |
| 8                                       | RSR      | I   | Gate drive strength adjustment pin            |
| 11                                      | PFCOFF   | 0   | PFCOFF signal output pin                      |
| 13                                      | FB       | I   | Feedback signal input pin                     |
| 15                                      | ZT       | I   | Zero current detection pin                    |
| 33-39                                   | DRAIN    | I   | GaN HEMT DRAIN pin                            |
| 40, 41                                  | VH       | I   | Starter current input / AC voltage monitor    |
| -                                       | EXP      | 0   | Power GND pin <sup>(Note 3)</sup>             |
| - (Note 1) Do not connect to other nine | C.N.C    | -   | Coner pin, non-connection <sup>(Note 1)</sup> |

(Note 1) Do not connect to other pins.
(Note 2) Connect to the PGND pin on the PCB.
(Note 3) It is connected to the PGND pin internally, but also connect to the PGND pin on the PCB.

# **Block Diagram**



# **Description of Blocks**

### 1 Startup Circuit

This IC has a built-in startup circuit. It achieves low standby power and high-speed startup. When AC input voltage is applied, the startup current flows to the VCC pin from the VH pin though the startup circuit. The startup current is stopped after the VCC pin voltage rises and VCC UVLO is released.

# 1.1 AC UVLO (Under Voltage Lock Out)

The AC voltage occurs at the VH pin when input AC power supply is applied. The switching does not start until the peak voltage of the VH pin becomes more than  $V_{INLVP}$  after the VCC pin voltage is charged to more than  $V_{UVLO1}$ . When the VH pin peak voltage is more than  $V_{INLVP}$ , AC UVLO is released, and IC starts switching. If input power supply is stopped, the VH pin peak voltage becomes less than  $V_{INLVP}$  for  $t_{INLVP}$ , the AC UVLO is detected, and IC stops switching.

### 1.2 X-capacitor Discharge Function

When the AC voltage is not detected for more than t<sub>INLVP</sub> (such as the plug is pulled out), X-capacitor discharge function starts to operate. X-capacitor is discharged to AGND through startup circuit.



Figure 1. Block Diagram of the VH Pin and the VCC Pin



Figure 2. Startup Current vs VCC Pin Voltage

# 1.2 X-capacitor Discharge Function - continued

The timing chart of the X-capacitor discharge function is shown in Figure 3.



Figure 3. Timing Chart of X-capacitor Discharge Function

- A: AC input voltage is turned OFF.
- B: After t<sub>INLVP</sub> from A, the switching stops and the X-capacitor discharge function operates.
- C: When the VCC pin voltage becomes less than V<sub>CHG1</sub>, the VCC recharge operation starts.
- D: When the VCC pin voltage becomes more than  $V_{\text{CHG2}}$ , the VCC recharge operation stops.
- E: Same as C.
- F: Same as D.
- G: Same as C.
- H: Same as D.
- I: When the VCC pin voltage becomes less than V<sub>CHG1</sub>, the VCC recharge function operates. However, the current supply to the VCC pin decreases and the VCC pin voltage continues to drop because of the low VH pin voltage.
- J: When the VCC pin voltage becomes less than V<sub>UVLO2</sub>, VCC UVLO operates.

### 2 Startup Sequence

The startup sequence is shown in Figure 4.



Figure 4. Startup Sequence Timing Chart

- A: The VH pin voltage is applied and the VCC pin voltage rises.
- B: If the VCC pin voltage becomes more than V<sub>UVLO1</sub>, the IC starts to operate. And if the IC judges the other protection functions as normal condition, it starts the switching operation. The soft start function limits the over current detection current to prevent overshoot on output voltage and current rising. When the switching operation starts, the output voltage rises.
- C: Until the output voltage becomes a constant value or more from startup, the VCC pin voltage drops by the VCC pin current consumption.
- D: It is necessary to set the output capacitor to ensure the output voltage rises to targeted value within tFOLP1.
- E: At light load, the burst operation starts to reduce the power consumption if the FB pin voltage becomes less than V<sub>BST2</sub>. The burst operation ends if the FB pin voltage becomes more than V<sub>BST1</sub>.
- F: When the FB pin voltage becomes more than V<sub>FOLP1</sub>, the IC starts the overload operation.
- G: When the condition that the FB pin voltage becomes more than V<sub>FOLP1</sub> for t<sub>FOLP1</sub>, the switching stops for t<sub>FOLP2</sub> period by FB OLP. If the FB pin voltage becomes less than V<sub>FOLP2</sub>, FB OLP detect timer (t<sub>FOLP1</sub>) is reset
- H: When the VCC pin voltage becomes less than  $V_{\text{CHG1}}$ , the VCC recharge function operates.
- I: When the VCC pin voltage becomes more than V<sub>CHG2</sub>, the VCC recharge function stops operating.
- J: After t<sub>FOLP2</sub> period from G, the switching operation restarts by soft start operation.
- K: Same as G.

### 3 VCC Pin Protection Function

This IC has the internal protection functions at the VCC pin as shown below.

### 3.1 VCC UVLO (Under Voltage Lock Out)

This is auto restart comparator with a voltage hysteresis.

### 3.2 VCC Recharge Function

If the VCC pin voltage drops to less than V<sub>CHG1</sub> after once the VCC pin becomes more than V<sub>UVLO1</sub> and the IC starts to operate, the VCC recharge function operates. At this time, the VCC pin is recharged from the VH pin through the startup circuit. When the VCC pin voltage becomes more than V<sub>CHG2</sub>, this recharge is stopped.

### 4 DC/DC Converter Function

BM3GQ1A2MUV-LBZ uses PFM (Pulse Frequency Modulation) mode control. The FB pin and the ZT pin are monitored to provide an optimized DC/DC system. GaN HEMT ON width (turn OFF) is controlled by the FB pin, and the OFF width (turn ON) is controlled by the ZT pin.

### 4.1 Determination of ON Width (Turn OFF)

ON width is controlled by the FB pin. It is determined by comparing the FB pin voltage with the sense voltage generated by DRAIN current. In addition, the comparator level is changed by FB pin voltage, as shown in Figure 5. I<sub>LIM1</sub> and I<sub>LIM2</sub> value changes depending on the VH pin peak voltage. (refer to PFCOFF function)

mode 1: Burst operation

mode 2: Frequency reduction operation mode 3: Maximum frequency operation

mode 4: Overload operation (switching operation is stopped when overload is detected)





Figure 5. State Transition of Switching Frequency

### 4 DC/DC Converter Function - continued

# 4.2 L.E.B. (Leading Edge Blanking) Function

When the GaN HEMT is turned ON, surge current occurs by each capacitor component and drive current. Therefore, when the DRAIN pin current rises temporarily, detection errors may occur in the over current protection circuit. To prevent detection errors, BM3GQ1A2MUV-LBZ has the L.E.B. function. This function masks the over current detection circuit for t<sub>LEB</sub> after GaN HEMT turns ON.

### 4.3 Determination of OFF Width (Turn ON)

The OFF width is controlled at the ZT pin. While switching is OFF, the power stored in the coil is supplied to the secondary side output capacitor. When this process ends, there is no more current flowing to the secondary side, so the DRAIN pin voltage of GaN HEMT drops. Consequently, the auxiliary winding voltage also drops. A voltage that was resistance-divided by  $R_{ZT1}$  and  $R_{ZT2}$  is applied to the ZT pin. When this voltage level drops to less than  $V_{ZT1}$ , switching is turned ON by the ZT comparator. To detect the moment of zero current at the ZT pin accurately, time constants are adjusted using  $C_{ZT}$ ,  $R_{ZT1}$ , and  $R_{ZT2}$  (refer to block diagram). Additionally, there are also the ZT pin trigger mask function and the ZT pin trigger timeout function in this IC.

# 4.4 ZT Pin Trigger Mask Function

When GaN HEMT turns OFF, noise may occur at the ZT pin. At this time, the ZT comparator is masked for the t<sub>ZTMASK</sub> to prevent the detection error of ZT comparator (Figure 6).



Figure 6. ZT Pin Trigger Mask Function

- A: Switch turns ON.
- B: Switch turns OFF.
- C: Because noise occurs at the ZT pin, the ZT comparator is masked for t<sub>ZTMASK</sub> after switch turns OFF.
- D: Same as A.
- E: Same as B.
- F: Same as C.
- G: Same as A.

### 4 DC/DC Converter Function - continued

# 4.5 ZT Pin Trigger Timeout Function

# ZT Pin Trigger Timeout Function 1

When the ZT pin voltage is less than  $V_{ZT2}$  during  $t_{ZTOUT1}$  because of the decrease of output voltage or the shorted the ZT pin such as at startup, the switch is forced to turn ON. The values of  $t_{ZTOUT1}$  changes to  $t_{ZTOUT1X}$  (X = A to E) depending on the status of soft start.

# ZT Pin Trigger Timeout Function 2

After the ZT comparator detects the bottom, the switch is forced to turn ON when the next bottom is not detected within  $t_{ZTOUT2}$ . After the ZT comparator detected signal once, this function operates. For that, it does not operate at startup or at low output voltage. This function is for the case that IC is not able to detect bottom by decreasing auxiliary winding voltage.



Figure 7. ZT Pin Trigger Timeout Function

- A: At startup, the IC starts to operate by the ZT pin trigger timeout function1 because of the ZT pin voltage is 0 V.
- B: Switch turns ON after tzTOUT1 by the ZT pin trigger timeout function 1.
- C: Switch turns OFF.
- D: After the ZT comparator detects the bottom and the resonance is attenuated, and the ZT pin voltage becomes less than V<sub>ZT2</sub>.
- E: Switch turns ON after tzTOUT2 from D by the ZT pin trigger timeout function 2.
- F: Same as D.
- G: Same as E.
- H: The ZT pin is shorted to GND.
- I: Same as B.

### 5 Soft Start Function

Normally, rush current occurs while AC power supply is applied. BM3GQ1A2MUV-LBZ includes a soft start function to prevent the overshoot on output voltage and abnormal current during startup. Soft start function performs the following operation after startup (Figure 8).



Figure 8. Soft Start Function

# 6 FB OLP (Overload Protection)

The overload protection function operates in auto restart mode. This function monitors the overload status of the secondary output current at the FB pin and stops the switching when the overload status is detected. During overload status, current no longer flows to the opto-coupler, so the FB pin voltage rises. When the FB pin voltage keeps being more than V<sub>FOLP1</sub> for t<sub>FOLP1</sub>, the switching operation is stopped by the overload protection function for t<sub>FOLP2</sub>. If the FB pin voltage drops to less than V<sub>FOLP2</sub> within t<sub>FOLP1</sub> after once it exceeds V<sub>FOLP1</sub>, the overload protection timer is reset. At startup, the FB pin voltage is more than V<sub>FOLP1</sub> by a pull up resistor and the operation start. Therefore, it is necessary for the design to set the FB pin voltage at less than V<sub>FOLP2</sub> within t<sub>FOLP1</sub>. In other words, the startup time of the secondary output voltage must be set to within t<sub>FOLP1</sub> after the IC starts.

# 7 ZT OVP (Over Voltage Protection) Function

ZT OVP (over voltage protection) function operates in auto restart mode. When the ZT pin voltage keeps being more than  $V_{ZTOVP}$  for  $t_{MASK}$ , the switching operation is stopped by the over voltage protection circuit for  $t_{ZTOVP}$ .



Figure 9. ZT OVP Function

- A: Switching starts and the ZT pin starts pulse operation.
- B: The ZT pin voltage becomes more than  $V_{\text{ZTOVP}}$ .
- C: Reset to the normal operations when the ZT pin voltage becomes less than  $V_{\text{ZTOVP}}$  within  $t_{\text{MASK}}$ .
- D: The ZT pin voltage becomes more than  $V_{\text{ZTOVP}}$ .
- E: Switching stops when the ZT pin voltage keeps being more than  $V_{ZTOVP}$  for  $t_{MASK}$ .

### 8 Thermal Shutdown Function

Thermal shutdown function is auto restart type. Thermal shutdown function is worked when the junction temperature becomes more than  $T_{SD1}$  for  $t_{TSD}$ , switching is stopped. Switching restarts when the junction temperature becomes less than  $T_{SD2}$ .



Figure 10. Thermal Shutdown Function

### 9 Drive Strength Setting Function

Generally, there is a tradeoff between efficiency and EMI. A higher switching slew rate reduces their switching loss, in the other hand, it also increases their switching noise. By selecting a resistance between the RSR pin and the AGND pin (RsR), the Turn OFF DRAIN slew rate (SRoff) can be adjusted. The relationship between RsR and SRoff is shown in Figure 62, and SRoff is clamped to SRoff if RsR is more than 150 k $\Omega$ . It allows users to optimize the switching speed according to specific application, such as an EMI filter space, PCB layout, etc. The constant current IRSR is output from the RSR pin, and the RSR pin voltage generated by RsR and IRSR is monitored. When the RSR pin voltage is less than VRSRs, RSR short protection is detected and switching stops.

### 10 PFCOFF Function

BM3GQ1A2MUV-LBZ has PFCOFF function to improve efficiency at light load. IO equivalence block diagram of the PFCOFF pin is shown in Figure 11 and timing chart of the PFCOFF function is shown in Figure 12. When PFCOFF switch state is ON, if the FB pin voltage continues to be more than  $V_{PFCON}$  for  $V_{PFCOFF}$ , PFCOFF switch state becomes OFF.  $V_{PFCON}$  changes to  $V_{PFCON}$  (X = 1 to 5) depending on the VH pin peak voltage. On the other hand, when PFCOFF switch state is OFF, if the FB pin voltage continues to be less than  $V_{PFCOFF}$  for  $V_{PFCOFF}$ , PFCOFF switch state becomes ON.



Figure 11. IO Equivalence Block Diagram of the PFCOFF Pin



Figure 12. Timing Chart of the PFCOFF Function (In case of PFCOFF pin = OPEN)

When PFCOFF switch state is ON, the values of  $I_{LIM1}$  and  $I_{LIM2}$  change to  $I_{LIM1}$  (X = A to G) and  $I_{LIM2}$  (X = A to G) respectively depending on the VH pin peak voltage. When PFCOFF switch state is OFF, the values  $I_{LIM1}$  and  $I_{LIM2}$  are fixed at  $I_{LIM1G}$  and  $I_{LIM2G}$  respectively. However, when the PFCOFF pin is shorted to the AGND pin, the values  $I_{LIM1}$  and  $I_{LIM2G}$  are constantly fixed at  $I_{LIM1G}$  and  $I_{LIM2G}$  respectively. Also, when the PFCOFF pin is pulled down with 47 k $\Omega$  resistance, the values of  $I_{LIM1}$  and  $I_{LIM2}$  constantly change to  $I_{LIM1X}$  (X = A to G) and  $I_{LIM2X}$  (X = A to G) respectively depending on the VH pin peak voltage.

**Absolute Maximum Ratings** 

| Parameter                    | Symbol                  | Rating       | Unit | Conditions                                                             |
|------------------------------|-------------------------|--------------|------|------------------------------------------------------------------------|
| Maximum Applied Voltage 1    | V <sub>MAX1</sub>       | -0.3 to +57  | V    | VCC pin                                                                |
| Maximum Applied Voltage 2    | V <sub>MAX2</sub>       | -0.3 to +6.5 | V    | FB pin, ZT pin, PFCOFF pin, RSR pin                                    |
| Maximum Applied Voltage 3    | V <sub>MAX3</sub>       | -0.3 to +650 | V    | VH pin voltage                                                         |
| Maximum Applied Voltage 4    | V <sub>MAX4A</sub>      | -7 to +650   | V    | DRAIN pin voltage                                                      |
| Maximum Applied Voltage 4    | $V_{MAX4B}$             | -7 to +800   | V    | DRAIN pin pulse voltage (t <sub>PULSE</sub> < 1µs) <sup>(Note 1)</sup> |
| DRAIN Pin Current (RMS)      | I <sub>DRAIN(RMS)</sub> | 10           | Α    | DRAIN pin RMS current                                                  |
| DRAIN Pin Current (PULSE)    | IDRAIN(PULSE)           | 30           | Α    | DRAIN pin pulse current (t <sub>PULSE</sub> < 1µs) <sup>(Note 1)</sup> |
| ZT Pin Maximum Current       | Iszt                    | ±3.0         | mA   |                                                                        |
| Maximum Junction Temperature | Tjmax                   | 150          | °C   |                                                                        |
| Storage Temperature Range    | Tstg                    | -55 to +150  | °C   |                                                                        |

Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit Caution 1:

between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by Caution 2: increasing board size and copper area so as not to exceed the maximum junction temperature rating.

(Note 1) Duty is less than 1 %.

# Thermal Resistance (Note 2)

| Parameter                                                      | Symbol      | Thermal Resis          | Unit                     |      |
|----------------------------------------------------------------|-------------|------------------------|--------------------------|------|
| Falametei                                                      | Symbol      | 1s <sup>(Note 4)</sup> | 2s2p <sup>(Note 5)</sup> | Onit |
| VQFN41V8080K                                                   |             |                        |                          |      |
| Junction to Ambient                                            | θЈА         | 87.7                   | 25.8                     | °C/W |
| Junction to Top Characterization Parameter <sup>(Note 3)</sup> | $\Psi_{JT}$ | 30.6                   | 12.7                     | °C/W |

(Note 2) Based on JESD51-2A (Still-Air).

(Note 3) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package.

(Note 4) Using a PCB board based on JESD51-3. (Note 5) Using a PCB board based on JESD51-5, 7

| Layer Number of<br>Measurement Board | Material  | Board Size                    |
|--------------------------------------|-----------|-------------------------------|
| Single                               | FR-4      | 114.3 mm x 76.2 mm x 1.57 mmt |
| Тор                                  |           |                               |
| Copper Pattern                       | Thickness |                               |
| Footprints and Traces                | 70 µm     |                               |
| Layer Number of                      | Material  | Roard Size                    |

| <b>,</b>              | Matarial  | Doord Cizo               |               |                  |           |
|-----------------------|-----------|--------------------------|---------------|------------------|-----------|
| Measurement Board     | Material  | Board Size               |               | Pitch            | Diameter  |
| 4 Layers              | FR-4      | 114.3 mm x 76.2 mm       | x 1.6 mmt     | 1.20 mm          | Ф0.30 mm  |
| Тор                   |           | 2 Internal Laye          | Layers Bottom |                  |           |
| Copper Pattern        | Thickness | Copper Pattern Thickness |               | Copper Pattern   | Thickness |
| Footprints and Traces | 70 µm     | 74.2 mm x 74.2 mm 35 μm  |               | 74.2 mm x 74.2 m | ım 70 μm  |

(Note 6) This thermal via connect with the copper pattern of layers 1,2, and 4. The placement and dimensions obey a land pattern.

**Recommended Operating Conditions** 

| teconimenaca operating conditions             |                |     |      |      |      |                         |  |
|-----------------------------------------------|----------------|-----|------|------|------|-------------------------|--|
| Parameter                                     | Symbol         | Min | Тур  | Max  | Unit | Conditions              |  |
| Operating Power Supply Voltage Range 1        | Vcc            | 7.4 | 15.0 | 55.0 | V    | VCC pin voltage         |  |
| Operating Power Supply Voltage Range 2        | VDRAIN         | -   | -    | 650  | V    | DRAIN pin voltage       |  |
| Operating Power Supply Voltage Range 3        | V <sub>H</sub> | -   | -    | 375  | V    | VH pin peak voltage     |  |
| VH Pin Resistance Range                       | Rvн            | -   | -    | 470  | Ω    |                         |  |
| Resistance between RSR Pin and AGND Pin Range | RsR            | 10  | -    | -    | kΩ   |                         |  |
| Operating Temperature                         | Topr           | -40 | _    | +125 | °C   | Surrounding temperature |  |

Thermal Via<sup>(Note 6)</sup>

Electrical Characteristics (Unless otherwise specified  $V_{CC}$  = 15 V, Ta = -40 °C to +125 °C)

| lectrical Characteristics (Unless o | rillei wise sp        | ecilieu v | CC - 13 V, | 1a40 | C 10 + 1. | 23 0)                                                             |
|-------------------------------------|-----------------------|-----------|------------|------|-----------|-------------------------------------------------------------------|
| Parameter                           | Symbol                | Min       | Тур        | Max  | Unit      | Conditions                                                        |
| [Power Block]                       |                       |           |            |      |           |                                                                   |
|                                     | V <sub>(BR)DSS1</sub> | 650       | -          | -    | V         | DRAIN pin voltage                                                 |
| DRAIN Breakdown Voltage             | V <sub>(BR)DSS2</sub> | 800       | -          | -    | V         | DRAIN pin voltage<br>(t <sub>PULSE</sub> < 1 µs) (Note 1)         |
| DRAIN Leak Current                  | I <sub>DSS1</sub>     | -         | -          | 10   | μΑ        | V <sub>DRAIN</sub> = 650 V, V <sub>FB</sub> = 0 V,<br>Ta = 25 °C  |
| DIV III COUR CUITOIR                | I <sub>DSS2</sub>     | -         | 10         | -    | μΑ        | V <sub>DRAIN</sub> = 650 V, V <sub>FB</sub> = 0 V,<br>Ta = 150 °C |
| GaN HEMT ON Resistance              | Ronia                 | -         | 150        | 195  | mΩ        | I <sub>DRAIN</sub> = 4 A, Ta = 25 °C                              |
|                                     | R <sub>ON1B</sub>     | -         | 360        | -    | mΩ        | I <sub>DRAIN</sub> = 4 A, Ta = 150 °C                             |
| Sense FET ON Resistance             | R <sub>ON2A</sub>     | -         | 50         | 65   | mΩ        | I <sub>DRAIN</sub> = 4 A, Ta = 25 °C                              |
|                                     | R <sub>ON2B</sub>     | -         | 83         | -    | mΩ        | I <sub>DRAIN</sub> = 4 A, Ta = 150 °C                             |
| DRAIN to PGND Pin ON Resistance     | Ronsa                 | -         | 200        | 260  | mΩ        | Ron3a = Ron1a + Ron2a,<br>Ta = 25 °C                              |
|                                     | Ronзв                 | -         | 443        | -    | mΩ        | Ron3B = Ron1B + Ron2B,<br>Ta = 150 °C                             |
| [Startup Circuit]                   |                       |           |            |      |           | T                                                                 |
| Startup Current 1                   | ISTART1               | 0.1       | 0.3        | 1.0  | mA        | V <sub>CC</sub> = 0 V                                             |
| Startup Current 2                   | ISTART2               | 1.0       | 3.0        | 9.0  | mA        | V <sub>CC</sub> = 6 V                                             |
| OFF Current                         | ISTART3               | -         | 10         | 25   | μA        |                                                                   |
| Startup Current Switching Voltage   | Vsc                   | 0.45      | 0.75       | 1.05 | V         | Ta = 25 °C                                                        |
| AC UVLO Voltage                     | V <sub>INLVP</sub>    | 75        | 85         | 95   | V         | VH pin peak voltage                                               |
| AC UVLO Stop Timer                  | t <sub>INLVP</sub>    | 89        | 128        | 167  | ms        |                                                                   |
| [Operating Current]                 |                       |           |            |      |           |                                                                   |
| Standby Current                     | Іѕтв                  | -         | 80         | 120  | μA        | Vcc = 6 V                                                         |
| Normal Operating Current            | I <sub>ON1</sub>      | -         | 800        | 1600 | μA        | FB pin voltage = 2.0 V (at pulse operation)                       |
| Burst Operating Current             | I <sub>ON2</sub>      | -         | 500        | 750  | μA        | FB pin voltage = 0.0 V (at burst operation)                       |
| [VCC Pin Protection Function]       |                       |           |            |      |           |                                                                   |
| VCC UVLO Voltage 1                  | V <sub>UVLO1</sub>    | 8.9       | 9.5        | 10.1 | V         | VCC pin voltage rising                                            |
| VCC UVLO Voltage 2                  | V <sub>UVLO2</sub>    | 6.1       | 6.5        | 6.9  | V         | VCC pin voltage falling                                           |
| VCC UVLO Hysteresis Voltage         | V <sub>UVLO3</sub>    | -         | 3.0        | -    | V         | V <sub>UVLO3</sub> = V <sub>UVLO1</sub> - V <sub>UVLO2</sub>      |
| VCC Recharge Start Voltage          | V <sub>CHG1</sub>     | 6.6       | 7.0        | 7.4  | V         | VCC pin voltage falling                                           |
| VCC Recharge Stop Voltage           | V <sub>CHG2</sub>     | 7.5       | 8.0        | 8.5  | V         | VCC pin voltage rising                                            |
| VCC Recharge Hysteresis Voltage     | V <sub>CHG3</sub>     | -         | 1.0        | -    | V         | V <sub>CHG3</sub> = V <sub>CHG2</sub> - V <sub>CHG1</sub>         |
| Thermal Shutdown Temperature 1      | T <sub>SD1</sub>      | 150       | 175        | 200  | °C        | Temperature rising (Note 2) (Note 3)                              |
| Thermal Shutdown Temperature 2      | T <sub>SD2</sub>      | -         | 100        | -    | °C        | Temperature falling (Note 2) (Note 3)                             |
| Thermal Shutdown Hysteresis         | T <sub>SD3</sub>      | -         | 75         | _    | °C        | (Note 2) (Note 3)                                                 |
| Thermal Shutdown Detect Timer       | t <sub>TSD</sub>      | 50        | 100        | 200  | μs        |                                                                   |

<sup>(</sup>Note 1) Duty is less than 1%.
(Note 2) Over temperature protection operates over maximum junction temperature. This IC cannot guarantee for the thermal destruction in case of the operation over maximum junction temperature, always operate at maximum junction temperature or less.
(Note 3) No shipping inspection.

Electrical Characteristics (Unless otherwise specified  $V_{CC}$  = 15 V, Ta = -40 °C to +125 °C) – continued

| Parameter                                | Symbol               | Min   | Тур   | Max   | Unit | Conditions                                        |
|------------------------------------------|----------------------|-------|-------|-------|------|---------------------------------------------------|
| [DC/DC Converter]                        | 1                    |       |       |       | ı    |                                                   |
| FB Pin Pull Up Resistance                | R <sub>FB</sub>      | 21    | 30    | 39    | kΩ   |                                                   |
| Over Current Detection Current 1A        | I <sub>LIM1A</sub>   | 5.520 | 6.000 | 6.480 | Α    | FB pin voltage = 2.0 V<br>VH peak < 127 V         |
| Over Current Detection Current 2A        | I <sub>LIM2A</sub>   | 1.305 | 1.500 | 1.695 | Α    | FB pin voltage = 0.5 V<br>VH peak < 127 V         |
| Over Current Detection Current 1B        | I <sub>LIM1B</sub>   | 4.539 | 5.100 | 5.661 | Α    | FB pin voltage = 2.0 V<br>127 V < VH peak < 170 V |
| Over Current Detection Current 2B        | I <sub>LIM2B</sub>   | 1.083 | 1.275 | 1.467 | Α    | FB pin voltage = 0.5 V<br>127 V < VH peak < 170 V |
| Over Current Detection Current 1C        | ILIM1C               | 4.005 | 4.500 | 4.995 | Α    | FB pin voltage = 2.0 V<br>170 V < VH peak < 212 V |
| Over Current Detection Current 2C        | I <sub>LIM2</sub> C  | 0.956 | 1.125 | 1.294 | Α    | FB pin voltage = 0.5 V<br>170 V < VH peak < 212 V |
| Over Current Detection Current 1D        | I <sub>LIM1D</sub>   | 3.738 | 4.200 | 4.662 | Α    | FB pin voltage = 2.0 V<br>212 V < VH peak < 255 V |
| Over Current Detection Current 2D        | I <sub>LIM2D</sub>   | 0.892 | 1.050 | 1.208 | Α    | FB pin voltage = 0.5 V<br>212 V < VH peak < 255 V |
| Over Current Detection Current 1E        | I <sub>LIM1E</sub>   | 3.577 | 4.020 | 4.463 | Α    | FB pin voltage = 2.0 V<br>255 V < VH peak < 297 V |
| Over Current Detection Current 2E        | I <sub>LIM2E</sub>   | 0.854 | 1.005 | 1.156 | Α    | FB pin voltage = 0.5 V<br>255 V < VH peak < 297 V |
| Over Current Detection Current 1F        | I <sub>LIM1F</sub>   | 3.471 | 3.900 | 4.329 | Α    | FB pin voltage = 2.0 V<br>297 V < VH peak < 339 V |
| Over Current Detection Current 2F        | I <sub>LIM2F</sub>   | 0.828 | 0.975 | 1.122 | Α    | FB pin voltage = 0.5 V<br>297 V < VH peak < 339 V |
| Over Current Detection Current 1G        | I <sub>LIM1G</sub>   | 3.310 | 3.720 | 4.130 | Α    | FB pin voltage = 2.0 V<br>VH peak > 339 V         |
| Over Current Detection Current 2G        | I <sub>LIM2G</sub>   | 0.790 | 0.930 | 1.070 | Α    | FB pin voltage = 0.5 V<br>VH peak > 339 V         |
| Leading Edge Blanking Time               | t <sub>LEB</sub>     | -     | 180   | -     | ns   | (Note 1)                                          |
| Minimum ON Width                         | t <sub>MIN</sub>     | -     | 300   | -     | ns   | (Note 1)                                          |
| Maximum Operating Frequency 1            | f <sub>SW1</sub>     | 104   | 120   | 136   | kHz  | FB pin voltage = 2.0 V                            |
| Maximum Operating Frequency 2            | fsw2                 | 21    | 35    | 49    | kHz  | FB pin voltage = 0.5 V                            |
| FB Pin Burst Voltage 1                   | V <sub>BST1</sub>    | 0.30  | 0.35  | 0.40  | V    | FB pin voltage rising                             |
| FB Pin Burst Voltage 2                   | V <sub>BST2</sub>    | 0.25  | 0.30  | 0.35  | V    | FB pin voltage falling                            |
| FB Pin Burst Hysteresis Voltage          | V <sub>BST3</sub>    | -     | 0.05  | -     | V    |                                                   |
| FB Pin Frequency Reduction Start Voltage | V <sub>FBSW1</sub>   | 0.45  | 0.50  | 0.55  | V    |                                                   |
| FB Pin Frequency Reduction End Voltage   | V <sub>FBSW2</sub>   | 1.15  | 1.25  | 1.35  | V    |                                                   |
| ZT Pin Comparator Voltage 1              | V <sub>ZT1</sub>     | 30    | 60    | 90    | mV   | ZT pin voltage falling                            |
| ZT Pin Comparator Voltage 2              | V <sub>ZT2</sub>     | 60    | 90    | 120   | mV   | ZT pin voltage rising                             |
| ZT Pin Comparator Hysteresis Voltage     | V <sub>ZT3</sub>     | -     | 30    | -     | mV   | $V_{ZT3} = V_{ZT2} - V_{ZT1}$                     |
| ZT Pin Trigger Mask Time                 | t <sub>ZTMASK</sub>  | 0.25  | 0.60  | 0.95  | μs   | (Note 1)                                          |
| ZT Pin Trigger Timeout Period 1A         | tztout1A             | 21.0  | 30.0  | 39.0  | μs   | Status of Soft Start Time 1                       |
| ZT Pin Trigger Timeout Period 1B         | t <sub>ZTOUT1B</sub> | 18.4  | 26.3  | 34.2  | μs   | Status of Soft Start Time 2                       |
| ZT Pin Trigger Timeout Period 1C         | tztout1c             | 15.7  | 22.5  | 29.3  | μs   | Status of Soft Start Time 3                       |
| ZT Pin Trigger Timeout Period 1D         | tztout1d             | 13.1  | 18.8  | 24.5  | μs   | Status of Soft Start Time 4                       |
| ZT Pin Trigger Timeout Period 1E         | tztout1E             | 10.5  | 15.0  | 19.5  | μs   | Normal status                                     |
| ZT Pin Trigger Timeout Period 2          | <b>t</b> zтоит2      | 3.5   | 5.0   | 6.5   | μs   |                                                   |
| Maximum ON Time                          | tonmax               | 31.5  | 45.0  | 58.5  | μs   |                                                   |

(Note 1) No shipping inspection.

Electrical Characteristics (Unless otherwise specified  $V_{CC}$  = 15 V, Ta = -40 °C to +125 °C) – continued

| Parameter                       | Symbol              | Min  | Тур  | Max  | Unit | Conditions                                                                                                        |  |  |
|---------------------------------|---------------------|------|------|------|------|-------------------------------------------------------------------------------------------------------------------|--|--|
| [DC/DC Protection Functions]    |                     |      |      |      |      |                                                                                                                   |  |  |
| Soft Start Time 1               | tss1                | 0.7  | 1.0  | 1.3  | ms   |                                                                                                                   |  |  |
| Soft Start Time 2               | tss2                | 1.4  | 2.0  | 2.6  | ms   |                                                                                                                   |  |  |
| Soft Start Time 3               | tss3                | 2.8  | 4.0  | 5.2  | ms   |                                                                                                                   |  |  |
| Soft Start Time 4               | tss4                | 5.6  | 8.0  | 10.4 | ms   |                                                                                                                   |  |  |
| FB OLP Voltage 1                | V <sub>FOLP1</sub>  | 2.5  | 2.8  | 3.1  | V    | FB pin voltage rising                                                                                             |  |  |
| FB OLP Voltage 2                | V <sub>FOLP2</sub>  | 2.3  | 2.6  | 2.9  | V    | FB pin voltage falling                                                                                            |  |  |
| FB OLP Detect Timer             | t <sub>FOLP1</sub>  | 51   | 64   | 77   | ms   |                                                                                                                   |  |  |
| FB OLP Release Timer            | t <sub>FOLP2</sub>  | 415  | 512  | 609  | ms   |                                                                                                                   |  |  |
| ZT OVP Voltage                  | Vztovp              | 5.1  | 5.5  | 5.9  | V    |                                                                                                                   |  |  |
| ZT OVP Detect Timer             | tmask               | 50   | 100  | 200  | μs   |                                                                                                                   |  |  |
| ZT OVP Release Timer            | t <sub>ZTOVP</sub>  | 415  | 512  | 609  | ms   |                                                                                                                   |  |  |
| [PFCOFF Functions]              |                     |      |      |      |      |                                                                                                                   |  |  |
| PFCON FB Voltage 1              | V <sub>PFCON1</sub> | 0.77 | 0.82 | 0.87 | V    | VH peak < 127 V                                                                                                   |  |  |
| PFCON FB Voltage 2              | V <sub>PFCON2</sub> | 0.85 | 0.90 | 0.95 | V    | 127 V < VH peak < 170 V                                                                                           |  |  |
| PFCON FB Voltage 3              | V <sub>PFCON3</sub> | 0.92 | 0.97 | 1.02 | V    | 170 V < VH peak < 212 V                                                                                           |  |  |
| PFCON FB Voltage 4              | V <sub>PFCON4</sub> | 0.95 | 1.01 | 1.07 | V    | 212 V < VH peak < 297 V                                                                                           |  |  |
| PFCON FB Voltage 5              | V <sub>PFCON5</sub> | 0.99 | 1.05 | 1.11 | V    | VH peak > 297 V                                                                                                   |  |  |
| PFCOFF FB Voltage               | V <sub>PFCOFF</sub> | 0.79 | 0.85 | 0.91 | V    |                                                                                                                   |  |  |
| PFCOFF Timer                    | tpfcoff             | 830  | 1024 | 1218 | ms   |                                                                                                                   |  |  |
| PFCOFF Output Current           | I <sub>PFCOFF</sub> | 12.7 | 15.0 | 17.3 | μA   |                                                                                                                   |  |  |
| PFCOFF Pin Pull Down Resistance | RPFCOFF             | 37.6 | 47.0 | 56.4 | kΩ   |                                                                                                                   |  |  |
| [RSR Functions]                 |                     |      |      |      |      |                                                                                                                   |  |  |
| RSR Output Current              | I <sub>RSR</sub>    | 9.2  | 10.0 | 10.8 | μA   |                                                                                                                   |  |  |
| RSR Short Protection Voltage    | V <sub>RSRS</sub>   | 20   | 40   | 60   | mV   |                                                                                                                   |  |  |
| Turn OFF DRAIN Slew Rate 1      | SR <sub>OFF1</sub>  | -    | 5.4  | -    | V/ns | $R_{SR} = 10 \text{ k}\Omega, I_{DRAIN} = 4 \text{ A}$<br>$V_{DRAIN} = 40 \text{ V to } 360 \text{ V}^{(Note 1)}$ |  |  |
| Turn OFF DRAIN Slew Rate 2      | SR <sub>OFF2</sub>  | -    | 43   | -    | V/ns | R <sub>SR</sub> = OPEN, I <sub>DRAIN</sub> = 4 A<br>V <sub>DRAIN</sub> = 40 V to 360 V <sup>(Note 1)</sup>        |  |  |

(Note 1) No shipping inspection.

# **Typical Performance Curves (Reference Data)**





Figure 13. GaN HEMT ON Resistance vs Temperature

Figure 14. Sense FET ON Resistance vs Temperature





Figure 15. DRAIN to PGND Pin ON Resistance vs Temperature

Figure 16. Startup Current 1 vs Temperature



Figure 17. Startup Current 2 vs Temperature



Figure 18. OFF Current vs Temperature



Figure 19. Startup Current Switching Voltage vs Temperature



Figure 20. AC UVLO Voltage vs Temperature



Figure 21. AC UVLO Stop Timer vs Temperature



Figure 22. Standby Current vs Temperature



Figure 23. Normal Operating Current vs Temperature



Figure 24. Burst Operating Current vs Temperature



Figure 25. VCC UVLO Voltage 1 vs Temperature



Figure 26. VCC UVLO Voltage 2 vs Temperature



Figure 27. VCC Recharge Start Voltage vs Temperature



Figure 28. VCC Recharge Stop Voltage vs Temperature



Figure 29. Thermal Shutdown Detect Timer vs Temperature



Figure 30. FB Pin Pull Up Resistance vs Temperature



Figure 31. Normalized Over Current Detection Current 1 vs Temperature



Figure 32. Normalized Over Current Detection Current 2 vs Temperature



Figure 33. Leading Edge Blanking Time vs Temperature



Figure 34. Minimum ON Width vs Temperature



Figure 35. Maximum Operating Frequency 1 vs Temperature



Figure 36. Maximum Operating Frequency 2 vs Temperature



0.35 0.34 ∑ 0.33 Pin Burst Voltage 2: V<sub>BST2</sub> 0.32 0.31 0.30 0.29 0.28 <u>E</u> 0.27 0.26 0.25 -40 -20 0 20 40 60 80 100 120 140 Temperature [°C]

Figure 37. FB Pin Burst Voltage 1 vs Temperature

Figure 38. FB Pin Burst Voltage 2 vs Temperature



Figure 39. FB Pin Frequency Reduction Start Voltage vs Temperature



Figure 40. FB Pin Frequency Reduction End Voltage vs Temperature



Figure 41. ZT Pin Comparator Voltage 1 vs Temperature



Figure 42. ZT Pin Comparator Voltage 2 vs Temperature



Figure 43. ZT Pin Trigger Mask Time vs Temperature



Figure 44. Normalized ZT Pin Trigger Mask Timeout Period 1 vs Temperature



Figure 45. ZT Pin Trigger Timeout Period 2 vs Temperature



Figure 46. Maximum ON Time vs Temperature



Figure 47. Normalized Soft Start Time vs Temperature



Figure 48. FB OLP Voltage 1 vs Temperature







Figure 50. FB OLP Detect Timer vs Temperature



Figure 51. FB OLP Release Timer vs Temperature



Figure 52. ZT OVP Voltage vs Temperature



Figure 53. ZT OVP Detect Timer vs Temperature



Figure 54. ZT OVP Release Timer vs Temperature



Figure 55. Normalized PFCON FB Voltage vs Temperature



Figure 56. PFCOFF FB Voltage vs Temperature







Figure 58. PFCOFF Output Current vs Temperature



Figure 59. PFCOFF Pin Pull Down Resistance vs Temperature



Figure 60. RSR Output Current vs Temperature



Figure 61. RSR Short Protection Voltage vs Temperature



Figure 62. Turn OFF DRAIN Slew Rate vs Resistance between RSR Pin and AGND Pin

# I/O Equivalence Circuits

| 1, 2, 17-2<br>25-32 | 2, PGND  | 3, 5, 7, 9,<br>14, 16, 2 |         | N.C.     | 4       | VCC    | 6               | AGND     |
|---------------------|----------|--------------------------|---------|----------|---------|--------|-----------------|----------|
| PGND                | <u> </u> | —                        |         | VCC AGND |         | AGND T |                 |          |
| 8                   | RSR      | 11                       | PFCC    | OFF      | 13      | FB     | 15              | ZT       |
| RSR □-              | <b>w</b> | PFCOFF□<br>AGND□         | Interna | Supply   | FB AGND |        | ZT □-<br>AGND□- | <b>W</b> |
| 33-39               | DRAIN    | 40, 41                   | VH      |          | -       | EXP    |                 |          |
| Internal<br>Circuit |          | AGND.                    | Inter   |          | EXP 🕽   |        |                 |          |

# **Operational Notes**

# 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

### 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

# 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

### 5. Recommended Operating Conditions

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

### 6. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

# 7. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

# 8. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

# 9. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

# Operational Notes - continued

# 10. Regarding the Input Pin of the IC

This IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided



Figure 63. Example of IC Structure

# 11. Ceramic Capacitor

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

### 12. Thermal Shutdown Circuit (TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn off power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

# 13. Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

# **Ordering Information**



# **Marking Diagram**





**Revision History** 

| Date        | Revision | Changes     |
|-------------|----------|-------------|
| 06.Aug.2024 | 001      | New Release |

# **Notice**

# **Precaution on using ROHM Products**

1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JÁPAN    | USA       | EU         | CHINA  |  |
|----------|-----------|------------|--------|--|
| CLASSIII | CL ACCIII | CLASS II b | СГУССШ |  |
| CLASSIV  | CLASSⅢ    | CLASSIII   | CLASSⅢ |  |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

# Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

# **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

# **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- Even under ROHM recommended storage condition, solderability of products out of recommended storage time period
  may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is
  exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

# **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

### Other Precaution

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PAA-E Rev.004

### **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

Notice – WE Rev.001