

# 3.5 V to 40 V Input, 2 A Single 440 kHz Buck DC/DC Converter For Automotive

# BD9P2x6EFV-C Series

### **General Description**

BD9P2x6EFV-C Series are current mode synchronous buck DC/DC converter integrating POWER MOSFETs.

#### **Features**

- Nano Pulse Control<sup>TM</sup>
- AEC-Q100 Qualified(Note 1)
- Minimum ON Pulse 50 ns (Max)
- Synchronous Buck DC/DC Converter Integrating POWER MOSFETs
- Soft Start Function
- Current Mode Control
- Reset Function
- Quiescent Current 10 µA (Typ) with 12 V Input to 5.0 V Output
- Light Load Mode (LLM)
- Forced Pulse Width Modulation (PWM) Mode
- Phase Compensation Included
- Spread Spectrum Switching
- External Synchronization Function
- Selectable Over Current Protection (OCP)
- Input Under Voltage Lockout (UVLO) Protection
- Thermal Shut Down (TSD) Protection
- Output Over Voltage Protection (OVP)
- Short Circuit Protection (SCP)

(Note 1) Grade 1

# **Applications**

- Automotive Powered Supplies
- Consumer Powered Supplies

# **Key Specifications**

■ Input Voltage Range: 3.5 V to 40 V

(Initial startup is 4.0 V or more)

■ Output Voltage Range

BD9P206EFV-C: 0.8 V to 8.5 V BD9P236EFV-C: 3.3 V (Typ) BD9P256EFV-C: 5.0 V (Typ)

■ Output Current:

OCP\_SEL = H 1.5 A (Max) OCP\_SEL = L 2.0 A (Max) equency: 440 kHz (Typ)

Switching Frequency:Output Voltage Accuracy:

±1.75 % (-40 °C to +125 °C)

■ Shutdown Current: 2.1 µA (Typ)

■ Operating Temperature Range: -40 °C to +125 °C

Package W (Typ) x D (Typ) x H (Max) HTSSOP-B20 6.5 mm x 6.4 mm x 1.0 mm



HTSSOP-B20

## **Typical Application Circuit**



Figure 1. Application Circuit with Discharge Function (BD9P236EFV-C, BD9P256EFV-C)

Nano Pulse Control™ is a trademark or a registered trademark of ROHM Co., Ltd.

# **Typical Application Circuit - continued**



Figure 2. Application Circuit without Discharge Function (BD9P236EFV-C, BD9P256EFV-C)



Figure 3. Application Circuit with Discharge Function (BD9P206EFV-C)



Figure 4. Application Circuit without Discharge Function (BD9P206EFV-C)

# **Pin Configuration**



Figure 5. Pin Configuration (BD9P236EFV-C, BD9P256EFV-C)



Figure 6. Pin Configuration (BD9P206EFV-C)

**Pin Description** 

| Description                           |          |                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No.                               | Pin Name | Function                                                                                                                                                                                                                                                                                                                      |
| 1                                     | EN       | Enable pin. Apply low level (0.8 V or lower) to disable device and apply high level (2.0 V or higher) to enable device. This pin must not be left open. If this pin is connected to other devices, it is recommended to insert a current limiting resistor to avoid damages caused by a short between pins.                   |
| 2                                     | VIN      | Power supply input pins for the internal circuit. Connect this pin to the PVIN pins.                                                                                                                                                                                                                                          |
| 3, 4                                  | PVIN     | Power supply input pins that are used for the output stage of the switching regulator. Connect input ceramic capacitors referring <a href="Page 33">Page 33</a> between the PGND pins and these pins.                                                                                                                         |
| 5                                     | N.C.     | This pin is not connected to the chip. Use this as open. If this pin is used other than open and adjacent pins are expected to be shorted, please confirm if there is any problem with the actual application.                                                                                                                |
| 6, 7                                  | PGND     | Ground pins for the output stage of the switching regulator.                                                                                                                                                                                                                                                                  |
| 8, 9                                  | SW       | Switching node pins. These pins are connected to the source of the internal High Side FET and the drain of the internal Low Side FET. Connect the power inductor and the bootstrap capacitor.                                                                                                                                 |
| 10                                    | BST      | Connect a bootstrap capacitor of 0.1 $\mu$ F (Typ) between this pin and the SW pins. The voltage of this capacitor is the gate drive of the High Side FET.                                                                                                                                                                    |
| 11                                    | OCP_SEL  | This is OCP threshold selective pin. OCP threshold is set to 2.250 A (Typ) at high, and 3.000 A (Typ) at low. These values mean the average inductor current. Connect this pin to VREG (High) or GND (Low).                                                                                                                   |
| 12                                    | MODE     | Pin to select FPWM (Forced PWM) mode, AUTO (Automatically switched between PWM mode and LLM) mode, or SYNC (Activate synchronization) mode. In case of using FPWM mode, set high. In case of using AUTO mode, set low or open. In case of using SYNC mode, apply a clock to this pin.                                         |
| 13                                    | SSCG     | Pin to select Spread Spectrum function. Set high to enable Spread Spectrum and set low to disable Spread Spectrum. Connect this pin to VREG (High) or GND (Low).                                                                                                                                                              |
| 14                                    | RESET    | Output reset pin with open drain. Connect a pull-up resistor to the VREG pin or the power supply within the absolute maximum voltage ratings of the RESET pin. Using a 5 k $\Omega$ to 100 k $\Omega$ resistance is recommended.                                                                                              |
| 15                                    | GND      | Ground pin.                                                                                                                                                                                                                                                                                                                   |
| 16                                    | VOUT_DIS | This pin discharges the VOUT node. Connect this pin to the VOUT when discharge function is required. Otherwise, connect this pin to GND.                                                                                                                                                                                      |
| 17<br>(BD9P206EFV-C)                  |          | Pin to define the clamp voltage of GmAmp2 output and phase compensation. Connect this pin to the output voltage.                                                                                                                                                                                                              |
| 17<br>(BD9P236EFV-C,<br>BD9P256EFV-C) | VOUT_SNS | Inverting input node of the GmAmp1. This pin is used for OVP, SCP and RESET detection. And, this pin is used for defining the clamp voltage of GmAmp2 output and phase compensation. Connect this pin to the output voltage.                                                                                                  |
| 18<br>(BD9P206EFV-C)                  | FB       | Inverting input node of the GmAmp1. This pin is used for OVP, SCP and RESET detection. Connect output voltage divider to this pin to set the output voltage.                                                                                                                                                                  |
| 18<br>(BD9P236EFV-C,<br>BD9P256EFV-C) | N.C.     | This pin is not connected to the chip. Use this as open. If this pin is used other than open and adjacent pins are expected to be shorted, please confirm if there is any problem with the actual application.                                                                                                                |
| 19                                    | VCC_EX   | This pin is power supply input for internal circuit. VREG voltage is supplied from VCC_EX when voltage between 3.2 V ( $V_{\text{TEXH}}$ , Max) and 5.65 V ( $V_{\text{EXOVPL}}$ , Min) is connected to this pin. Connecting this pin to VOUT improves efficiency. In case of not use this function, connect this pin to GND. |
| 20                                    | VREG     | Pin to output 3.3 V (Typ) for internal circuit. Connect a ceramic capacitor of 1.0 $\mu$ F (Typ). Do not connect to any external loads except the OCP_SEL pin, the MODE pin, the SSCG pin and a pull-up resistor to the RESET pin.                                                                                            |
| -                                     | EXP-PAD  | Exposed pad. The EXP-PAD is connected to the P substrate of the IC. Connect this pad to the internal PCB ground plane using multiple via holes to obtain excellent heat dissipation characteristics.                                                                                                                          |

# **Block Diagram**



Figure 7. Block Diagram (BD9P206EFV-C)

# **Block Diagram - continued**



Figure 8. Block Diagram (BD9P236EFV-C, BD9P256EFV-C)

# **Description of Blocks**

#### Pre Reg

This block is the internal power supply for TSD and VREF circuits.

#### VRFG

This block is the internal power supply circuit. It outputs 3.3 V (Typ) and is the power supply to the control circuit and Driver.

#### - TSD

This is the thermal shutdown circuit. It will shut down the device when the junction temperature (Tj) reaches to 175 °C (Typ) or more. When the Tj falls below the TSD threshold with hysteresis of 25 °C (Typ), the circuits are automatically restored to normal operation.

#### - VRFF

The VREF block generates the internal reference voltage.

#### - POR

The POR block is power on reset for internal logic circuit. The IC releases power on reset and starts operation with soft start when the VIN rises to 3.8 V (Typ) or more.

#### UVLO REG

The UVLO block is for under voltage lockout protection. It will shut down the device when the VREG falls to 2.85 V (Typ) or less. This protection is released when VREG voltage increase to 2.95 V (Typ) or more.

#### MODE

This block detects the MODE pin signal and controls switching mode. When the MODE pin is logic high level or is applied external clock, switching operation becomes forced PWM mode regardless load current. When the MODE pin is open or logic low level, switching operation changes between PWM and light load operation depending on load current.

#### - OSC

This block generates the clock frequency. When the clock is applied to the MODE pin, it synchronizes to external clock. Connect the SSCG pin to GND to disable Spread Spectrum function and connect the SSCG pin to the VREG pin to enable it.

# - OVP

This is the output over voltage protection (OVP) circuit. When the output voltage +7.3 % (Typ) or more of the normal regulation voltage, VOUT is reduced by forced PWM switching. After output voltage falls +4.7 % (Typ) or less, the operation recovers into normal condition.

#### - SCP

This is the short circuit protection circuit. After soft start is completed, the switching is disabled if the output voltage falls SCP Threshold voltage or less for 1.2 ms (Typ). This short circuit protection is maintained for 37 ms (Typ) and then automatically released.

#### - Soft Start

This function starts up the output voltage taking 3 ms (Typ) to prevent the overshoot.

## GmAmp1

This block is an error amplifier and its inputs are the reference voltage 0.8 V (Typ) and the FB voltage.

#### - GmAmp2

This block sends the signal Vc which is composed of the GmAmp1 output and the current sense signal to PWM Comp.

# Clamper1

This block limits inductor current by clamping GmAmp1 output voltage. It works as the over current protection and LLM control current.

#### - Clamper2

This block clamps GmAmp2 output voltage.

#### - Current Sense

This block detects the amount of change in inductor current through the Low Side FET and sends a current sense signal to GmAmp2.

## **Description of Blocks - continued**

## - PWM Comp

This block compares the output voltage of the GmAmp2 (Vc) and the saw tooth waveform (Vr) to control the switching duty.

#### - Ramp

This block generates the saw tooth waveform (Vr) from the clock signal generated by OSC.

#### - Control Logic

This block controls switching operation and protection functions.

#### Drive:

This circuit drives the gates of the output FETs.

#### Sleep Comp

If output/feedback voltage becomes 101.3 % (Typ) or more, this block puts the device into SLEEP state. This state is released when output/feedback voltage becomes 101.0 % (Typ) or less.

#### ZX Comp

This block stops the switching by detecting reverse current of the SW current at LLM control.

#### - HOCP Comp

This block detects the current flowing through the High Side FET and limits the current of 4.0 A (Min) or more. This function works in abnormal situation such as the SW pin shorted to GND condition in order to prevent the High Side FET from destruction.

#### - Reset

When the output voltage reaches -4.7 % (Typ) or more of the normal regulation voltage, the open drain MOSFET connected to the RESET pin turns off in 3.3 ms (Typ) and the output of the RESET pin becomes high by its external pull-up resistor.

When the output voltage reaches -7.2 % (Typ) or less, the RESET pin open drain MOSFET turns on and the RESET pin is pulled down with an impedance of 190  $\Omega$  (Typ).

#### - Discharge

This block discharges the output voltage during EN is low and before VOUT start up. The VOUT\_DIS pin is pulled down with an impedance of 75  $\Omega$  (Typ).

**Absolute Maximum Ratings** 

| Parameter                                 | Symbol                                   | Rating                                     | Unit |
|-------------------------------------------|------------------------------------------|--------------------------------------------|------|
| Input Voltage                             | V <sub>VIN</sub> , V <sub>PVIN</sub>     | -0.3 to +42                                | V    |
| EN Voltage                                | V <sub>EN</sub>                          | -0.3 to +42                                | V    |
| BST Voltage                               | V <sub>BST</sub>                         | -0.3 to +49                                | V    |
| Voltage from SW to BST                    | $\Delta V_{BST}$                         | V <sub>SW</sub> -0.3 to V <sub>SW</sub> +7 | V    |
| FB, RESET, MODE,<br>SSCG, OCP_SEL Voltage | Vfb, Vreset,<br>Vmode, Vsscg<br>Vocp_sel | -0.3 to +7                                 | V    |
| VOUT_DIS Voltage                          | V <sub>VOUT_DIS</sub>                    | -0.3 to +10                                | V    |
| VOUT_SNS Voltage                          | Vvout_sns                                | -0.3 to +10                                | V    |
| VCC_EX Voltage                            | Vvcc_ex                                  | -0.3 to +7                                 | V    |
| VREG Voltage                              | V <sub>REG</sub>                         | -0.3 to +7                                 | V    |
| Storage Temperature Range                 | Tstg                                     | -55 to +150                                | °C   |
| Maximum Junction Temperature              | Tjmax                                    | 150                                        | °C   |
| Human Body Model (HBM)(Note 1)            | VESD_HBM                                 | ±2                                         | kV   |

Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

# Thermal Resistance<sup>(Note 2)</sup>

| Devenuetos                                                     | Cumphal        | Thermal Res            | 1.1:4                    |      |  |  |
|----------------------------------------------------------------|----------------|------------------------|--------------------------|------|--|--|
| Parameter                                                      | Symbol         | 1s <sup>(Note 4)</sup> | 2s2p <sup>(Note 5)</sup> | Unit |  |  |
| HTSSOP-B20                                                     |                |                        |                          |      |  |  |
| Junction to Ambient                                            | θја            | 143.0                  | 26.8                     | °C/W |  |  |
| Junction to Top Characterization Parameter <sup>(Note 3)</sup> | $\Psi_{ m JT}$ | 8                      | 4                        | °C/W |  |  |

<sup>(</sup>Note 2) Based on JESD51-2A(Still-Air).

| (Note 5) Using a PCB board based     | on JESD51-5, 7. |                                       |            |                  |                     |           |
|--------------------------------------|-----------------|---------------------------------------|------------|------------------|---------------------|-----------|
| Layer Number of<br>Measurement Board | Material        | Board Size                            |            |                  |                     |           |
| Single                               | FR-4            | 114.3 mm x 76.2 mm x                  | ( 1.57 mmt |                  |                     |           |
| Тор                                  |                 |                                       |            |                  |                     |           |
| Copper Pattern                       | Thickness       |                                       |            |                  |                     |           |
| Footprints and Traces                | 70 µm           |                                       |            |                  |                     |           |
| Layer Number of                      | Material        | Board Size                            |            | Thermal \        | /ia <sup>(Not</sup> | te 6)     |
| Measurement Board                    | Material        | board Size                            |            | Pitch            |                     | Diameter  |
| 4 Layers                             | ED 4            |                                       |            |                  | _                   | 0.00      |
| 4 Layers                             | FR-4            | 114.3 mm x 76.2 mm                    | x 1.6 mmt  | 1.20 mm          | φ                   | 0.30 mm   |
| Top                                  | FR-4            | 114.3 mm x 76.2 mm<br>2 Internal Laye |            | 1.20 mm<br>Botto |                     | 0.30 mm   |
| ,                                    | Thickness       |                                       |            | -                | om                  | Thickness |

(Note 6) This thermal via connect with the copper pattern of layers 1,2 and 4. The placement and dimensions obey a land pattern.

Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating.

<sup>(</sup>Note 1) These voltages are guaranteed by design. Not tested.

<sup>(</sup>Note 3) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package. (Note 4) Using a PCB board based on JESD51-3.

**Recommended Operating Conditions** 

| Parameter                                                       | Symbol                               | Min  | Тур | Max  | Unit |
|-----------------------------------------------------------------|--------------------------------------|------|-----|------|------|
| Input Voltage                                                   | V <sub>VIN</sub> , V <sub>PVIN</sub> | 3.5  | -   | 40   | V    |
| Operating Temperature                                           | Та                                   | -40  | -   | +125 | °C   |
| Output Voltage for BD9P206EFV-C(Note 1)                         | Vout                                 | 0.8  | -   | 8.5  | V    |
| Output Voltage for BD9P236EFV-C                                 | Vout                                 | -    | 3.3 | -    | V    |
| Output Voltage for BD9P256EFV-C                                 | V <sub>OUT</sub>                     | -    | 5.0 | -    | V    |
| SW Minimum ON Time <sup>(Note 2)</sup>                          | tonmin                               | -    | -   | 50   | ns   |
| SW Minimum OFF Time (V <sub>REG</sub> = 3.3 V)                  | toffmin                              | -    | -   | 130  | ns   |
| SW Minimum OFF Time (V <sub>REG</sub> = 5.0 V)                  | toffmin                              | -    | -   | 100  | ns   |
| Output Current                                                  | Іоит                                 | -    | -   | 2    | Α    |
| Input Capacitor (V <sub>IN</sub> Continuous Condition) (Note 3) | CIN                                  | 2.3  | -   | -    | μF   |
| VREG Capacitor <sup>(Note 3)</sup>                              | CREG                                 | 0.6  | 1.0 | 2.0  | μF   |
| BST Capacitor <sup>(Note 3)</sup>                               | C <sub>BST</sub>                     | 0.05 | 0.1 | 0.2  | μF   |

Electrical Characteristics (Unless otherwise specified Ta = -40  $^{\circ}$ C to +125  $^{\circ}$ C,  $V_{IN}$  = 12 V)

| Parameter                          | Symbol                 | Min  | Тур  | Max  | Unit | Conditions                                                                                               |
|------------------------------------|------------------------|------|------|------|------|----------------------------------------------------------------------------------------------------------|
| General                            |                        |      |      |      | ı    | I                                                                                                        |
| Shutdown Current                   | Isdwn                  | -    | 2.1  | 10.0 | μA   | V <sub>EN</sub> = 0 V,<br>Ta = -40 °C to +105 °C                                                         |
|                                    | I <sub>Q_VIN1</sub>    | -    | 2.1  | 6.0  | μA   | $V_{MODE} = 0 \text{ V}, V_{VCC\_EX} = 5 \text{ V}$<br>$V_{FB} = V_{FB1} \times 1.04 \text{ (SLEEP)}$    |
| Quiescent Current from VIN         | I <sub>Q_VIN2</sub>    | -    | 15   | 30   | μA   | $V_{MODE} = 0 \text{ V}, V_{VCC\_EX} = 0 \text{ V}$<br>$V_{FB} = V_{FB1} \times 1.04 \text{ (SLEEP)}$    |
|                                    | IQ_VIN3                | -    | 33   | 66   | μΑ   | $V_{MODE} = 5 \text{ V}, V_{VCC\_EX} = 5 \text{ V}$<br>$V_{FB} = V_{FB1} \times 1.04 \text{ (No SLEEP)}$ |
|                                    | I <sub>Q_VIN4</sub>    | -    | 1200 | 2400 | μA   | $V_{MODE} = 5 \text{ V}, V_{VCC\_EX} = 0 \text{ V}$<br>$V_{FB} = V_{FB1} \times 1.04 \text{ (No SLEEP)}$ |
| Quiescent Current from VCC EX      | I <sub>Q_VCC_EX1</sub> | -    | 16   | 60   | μA   | $V_{MODE} = 0 V$<br>$V_{FB} = V_{FB1} \times 1.04 (SLEEP)$                                               |
| Quiosochi Guirent IIoni VOO_EX     | IQ_VCC_EX2             | -    | 1500 | 3000 | μA   | V <sub>MODE</sub> = 5 V<br>V <sub>FB</sub> = V <sub>FB1</sub> x 1.04 (No SLEEP                           |
| VIN Power On Reset Rising          | V <sub>POR_R</sub>     | 3.6  | 3.8  | 4.0  | V    | V <sub>IN</sub> Sweep Up                                                                                 |
| VREG Under Voltage Lockout Falling | $V_{\sf UVLO\_F}$      | 2.70 | 2.85 | 3.00 | V    | V <sub>REG</sub> Sweep Down                                                                              |
| VREG Under Voltage Lockout Rising  | $V_{UVLO_{R}}$         | 2.75 | 2.95 | 3.15 | V    | V <sub>REG</sub> Sweep Up                                                                                |
| EN/MODE/OCP_SEL/SSCG               |                        |      |      |      | •    |                                                                                                          |
| EN Input Voltage High              | V <sub>ENH</sub>       | 2.0  | -    | 40   | V    |                                                                                                          |
| EN Input Voltage Low               | V <sub>ENL</sub>       | 0    | -    | 0.8  | V    |                                                                                                          |
| EN Hysteresis Voltage              | VENHYS                 | 0.10 | 0.25 | 0.50 | V    |                                                                                                          |
| EN Input Current                   | I <sub>EN</sub>        | -    | 0    | 1    | μA   | V <sub>EN</sub> = 5 V                                                                                    |
| MODE Input Voltage High            | VMODEH                 | 2.0  | -    | 5.5  | V    |                                                                                                          |
| MODE Input Voltage Low             | V <sub>MODEL</sub>     | -    | -    | 8.0  | V    |                                                                                                          |
| MODE Input Current                 | I <sub>MODE</sub>      | -    | 6    | 10   | μA   | V <sub>MODE</sub> = 5 V                                                                                  |
| OCP_SEL Input Voltage High         | V <sub>SELH</sub>      | 2.0  | -    | 5.5  | V    |                                                                                                          |
| OCP_SEL Input Voltage Low          | Vsell                  | -    | -    | 0.8  | V    |                                                                                                          |
| OCP_SEL Input Current              | Isel                   | -    | 0    | 1    | μA   | Vocp_sel = 5 V                                                                                           |
| SSCG Input Voltage High            | Vsscgh                 | 2.0  | -    | 5.5  | V    |                                                                                                          |
| SSCG Input Voltage Low             | Vsscgl                 | -    | -    | 0.8  | V    |                                                                                                          |
| SSCG Input Current                 | I <sub>SSCG</sub>      | -    | 0    | 1    | μA   | V <sub>SSCG</sub> = 5 V                                                                                  |

<sup>(</sup>Note 1) Although the output voltage is configurable at 0.8 V and higher, it may be limited by the SW min ON pulse width.

For the same reason, although the output voltage is configurable at 8.5 V and more, it may be limited by the SW minimum OFF pulse width.

For the configurable range, please refer to the Output Voltage Setting in Selection of Components Externally Connected (page 30).

<sup>(</sup>Note 2) This parameter is for 1.0 A output. Not 100% tested.

<sup>(</sup>Note 3) Ceramic capacitor is recommended. The capacitor value including temperature change, DC bias change, and aging change must be considered. If a bulk capacitor is used with Input ceramic capacitors, please select capacitors referring page 33.

Electrical Characteristics - continued (Unless otherwise specified Ta = -40 °C to +125 °C, V<sub>IN</sub> = 12 V)

| Parameter                                    | Symbol                | Min   | Тур   | Max   | Unit | Conditions                                                                            |
|----------------------------------------------|-----------------------|-------|-------|-------|------|---------------------------------------------------------------------------------------|
| VREG                                         |                       |       | II.   |       |      | 1                                                                                     |
| VREG Voltage                                 | $V_{REG}$             | 3.0   | 3.3   | 3.6   | ٧    | Voltage Follower V <sub>VCC_EX</sub> = 0 V                                            |
| VCC_EX Switch ON Resistance                  | R <sub>ONEX</sub>     | -     | 6     | 12    | Ω    | V <sub>VCC_EX</sub> = 5 V                                                             |
| VCC_EX Threshold Voltage High                | V <sub>TEXH</sub>     | 2.90  | 3.05  | 3.20  | V    | V <sub>VCC_EX</sub> Sweep Up                                                          |
| VCC_EX Threshold Voltage Low                 | V <sub>TEXL</sub>     | 2.70  | 2.90  | 3.10  | V    | V <sub>VCC_EX</sub> Sweep Down                                                        |
| VCC_EX OVP Threshold Voltage High            | VEXOVPH               | 5.85  | 6.20  | 6.55  | V    |                                                                                       |
| VCC_EX OVP Threshold Voltage Low             | VEXOVPL               | 5.65  | 6.00  | 6.35  | V    |                                                                                       |
| VOUT_DIS Discharge ON Resistance             | R <sub>DIS</sub>      | -     | 75    | 150   | Ω    | V <sub>EN</sub> = 0 V,<br>V <sub>OUT_DIS</sub> = 0.3 V                                |
| VOUT Discharge Deactivate Voltage            | V <sub>DISL</sub>     | 100   | 200   | 300   | mV   | Vout_dis Sweep Down                                                                   |
| Oscillator                                   |                       |       |       |       |      |                                                                                       |
| Switching Frequency                          | fsw                   | 400   | 440   | 480   | kHz  |                                                                                       |
| Synchronization Frequency Range              | fsw_ex                | 350   | -     | 530   | kHz  | External Clock Input                                                                  |
| Switching Frequency<br>(Spread Spectrum)     | fswssr                | 380   | -     | 504   | kHz  | Vsscg = 5 V                                                                           |
| Spread Spectrum Modulation Amplitude         | Δfsscg                | -     | 4.5   | -     | %    | V <sub>SSCG</sub> = 5 V                                                               |
| Spread Spectrum Modulation Cycle             | tsscg_cycle           | -     | 582   | -     | μs   | Vsscg = 5 V                                                                           |
| VREF/GmAmp                                   |                       |       |       |       |      |                                                                                       |
| Feedback Reference Voltage<br>(BD9P206EFV-C) | V <sub>FB1</sub>      | 0.788 | 0.802 | 0.816 | V    | V <sub>FB</sub> Voltage,<br>PWM Mode                                                  |
| Enter SLEEP State Voltage<br>(BD9P206EFV-C)  | $V_{FB2}$             | 0.794 | 0.812 | 0.830 | V    | V <sub>FB</sub> Rising,<br>Light Load Mode                                            |
| Exit SLEEP State Voltage<br>(BD9P206EFV-C)   | V <sub>FB3</sub>      | 0.792 | 0.810 | 0.828 | V    | V <sub>FB</sub> Falling,<br>Light Load Mode                                           |
| Output Voltage<br>(BD9P236EFV-C)             | V <sub>OUT_SNS1</sub> | 3.250 | 3.308 | 3.366 | V    | Vout_sns Voltage,<br>PWM Mode                                                         |
| Enter SLEEP State Voltage (BD9P236EFV-C)     | V <sub>OUT_SNS2</sub> | 3.275 | 3.349 | 3.424 | V    | Vout_sns Rising, Light Load Mode                                                      |
| Exit SLEEP State Voltage<br>(BD9P236EFV-C)   | Vout_sns3             | 3.266 | 3.341 | 3.416 | V    | V <sub>OUT_SNS</sub> Falling,<br>Light Load Mode                                      |
| Output Voltage<br>(BD9P256EFV-C)             | V <sub>OUT_SNS1</sub> | 4.925 | 5.013 | 5.100 | V    | V <sub>OUT_SNS</sub> Voltage,<br>PWM Mode                                             |
| Enter SLEEP State Voltage<br>(BD9P256EFV-C)  | V <sub>OUT_SNS2</sub> | 4.963 | 5.076 | 5.188 | V    | Vout_sns Rising,<br>Light Load Mode                                                   |
| Exit SLEEP State Voltage<br>(BD9P256EFV-C)   | Vout_sns3             | 4.949 | 5.063 | 5.176 | V    | V <sub>OUT_SNS</sub> Falling,<br>Light Load Mode                                      |
| FB Input Current for BD9P206EFV-C            | I <sub>FB</sub>       | -     | 0     | 1     | μA   | V <sub>FB</sub> = 5 V                                                                 |
| VOUT_SNS Input Current                       | Ivout_sns             | -     | 0.5   | 2.0   | μA   | V <sub>OUT_SNS</sub> = 5 V                                                            |
| Start Delay Time                             | t <sub>DLY</sub>      | -     | 500   | 800   | μs   |                                                                                       |
| Soft Start Time                              | tss                   | 2.5   | 3.0   | 3.9   | ms   | V <sub>FB1</sub> x 0.1 to V <sub>FB1</sub> x 0.9                                      |
| Driver                                       |                       |       | Т-    |       |      |                                                                                       |
| High Side FET ON Resistance                  | Ronh                  | -     | 150   | 310   | mΩ   | $V_{BST}$ - $V_{SW}$ = 3.3 V                                                          |
| Low Side FET ON Resistance                   | Ronl                  | -     | 100   | 210   | mΩ   | V <sub>VCC_EX</sub> = 3.3 V                                                           |
| High Side FET Leakage Current                | Іькн                  | -10   | 0     | -     | μA   | V <sub>IN</sub> = 40 V, V <sub>EN</sub> = 0 V,<br>Ta = 25 °C, V <sub>SW</sub> = 0 V   |
| Low Side FET Leakage Current                 | I <sub>LKL</sub>      | -     | 0     | 10    | μA   | $V_{IN} = 40 \text{ V}, V_{EN} = 0 \text{ V},$<br>Ta = 25 °C, $V_{SW} = 40 \text{ V}$ |
| Over Current Protection Threshold            | IOCP20                | 2.400 | 3.000 | 3.600 | Α    | V <sub>OCP_SEL</sub> = 0 V                                                            |
| 2.11.2                                       | I <sub>OCP15</sub>    | 1.800 | 2.250 | 2.700 | Α    | V <sub>OCP_SEL</sub> = 5 V                                                            |

Electrical Characteristics - continued (Unless otherwise specified Ta = -40 °C to +125 °C, V<sub>IN</sub> = 12 V)

| Parameter                                          | Symbol                | Min   | Тур   | Max   | Unit | Conditions                                                                |
|----------------------------------------------------|-----------------------|-------|-------|-------|------|---------------------------------------------------------------------------|
| Reset                                              |                       |       | 1     | 1     |      | l                                                                         |
| Reset Threshold Voltage Low (BD9P206EFV-C)         |                       | 0.718 | 0.744 | 0.770 | V    | V <sub>FB</sub> Sweep Down                                                |
| Reset Threshold Voltage Low (BD9P236EFV-C)         | V <sub>RTL</sub>      | 3.000 | 3.065 | 3.130 | V    | V <sub>OUT SNS</sub> Sweep Down                                           |
| Reset Threshold Voltage Low (BD9P256EFV-C)         |                       | 4.550 | 4.650 | 4.750 | V    | Voul_sns Sweep Down                                                       |
| Reset Threshold Voltage High (BD9P206EFV-C)        |                       | 0.738 | 0.764 | 0.790 | V    | V <sub>FB</sub> Sweep Up                                                  |
| Reset Threshold Voltage High (BD9P236EFV-C)        | V <sub>RTH</sub>      | 3.08  | 3.16  | 3.24  | V    | V <sub>OUT SNS</sub> Sweep Up                                             |
| Reset Threshold Voltage High (BD9P256EFV-C)        |                       | 4.66  | 4.78  | 4.90  | V    |                                                                           |
| Reset Leakage Current                              | I <sub>RSTLK</sub>    | -     | 0     | 1     | μΑ   | $V_{RESET} = 5.0 \text{ V},$<br>$V_{FB} = 0.8 \text{ V}$                  |
| Reset ON Resistance                                | R <sub>RST</sub>      | -     | 190   | 400   | Ω    | V <sub>IN</sub> = 2 V, V <sub>EN</sub> = 0 V<br>I <sub>RESET</sub> = 1 mA |
| Reset Active Time                                  | trstnact              | 2.0   | 3.3   | 5.0   | ms   |                                                                           |
| Reset Filtering Time                               | trstnfilt             | 1     | 5     | 10    | μs   |                                                                           |
| OVP/SCP                                            |                       |       |       |       |      |                                                                           |
| FB OVP Threshold Voltage High (BD9P206EFV-C)       | Vovph                 | 0.825 | 0.860 | 0.895 | V    | V <sub>FB</sub> Sweep Up                                                  |
| FB OVP Threshold Voltage Low (BD9P206EFV-C)        | Vovpl                 | 0.805 | 0.840 | 0.875 | V    | V <sub>FB</sub> Sweep Down                                                |
| VOUT_SNS OVP Threshold Voltage High (BD9P206EFV-C) |                       | 9.0   | 9.5   | 10.0  | V    |                                                                           |
| VOUT_SNS OVP Threshold Voltage High (BD9P236EFV-C) | Vsnsovph              | 3.402 | 3.541 | 3.693 | V    | V <sub>OUT_SNS</sub> Sweep Up                                             |
| VOUT_SNS OVP Threshold Voltage High (BD9P256EFV-C) |                       | 5.156 | 5.379 | 5.595 | V    |                                                                           |
| VOUT_SNS OVP Threshold Voltage Low (BD9P206EFV-C)  |                       | 8.5   | 9.0   | 9.5   | V    |                                                                           |
| VOUT_SNS OVP Threshold Voltage Low (BD9P236EFV-C)  | Vsnsovpl              | 3.321 | 3.455 | 3.609 | V    | Vout_sns Sweep Down                                                       |
| VOUT_SNS OVP Threshold Voltage Low (BD9P256EFV-C)  |                       | 5.033 | 5.249 | 5.467 | V    |                                                                           |
| SCP Threshold Voltage High (BD9P206EFV-C)          |                       | 0.68  | 0.72  | 0.76  | V    | V <sub>FB</sub> Sweep Up                                                  |
| SCP Threshold Voltage High (BD9P236EFV-C)          | Vscph                 | 2.81  | 2.97  | 3.14  | V    | Vout_sns Sweep Up                                                         |
| SCP Threshold Voltage High (BD9P256EFV-C)          |                       | 4.25  | 4.50  | 4.75  | V    | Voor_one emesp ep                                                         |
| SCP Threshold Voltage Low (BD9P206EFV-C)           |                       | 0.60  | 0.64  | 0.68  | V    | V <sub>FB</sub> Sweep Down                                                |
| SCP Threshold Voltage Low (BD9P236EFV-C)           | Vscpl                 | 2.48  | 2.64  | 2.81  | V    | Vout sns Sweep Down                                                       |
| SCP Threshold Voltage Low<br>(BD9P256EFV-C)        |                       | 3.75  | 4.00  | 4.25  | V    | - '                                                                       |
| SCP Deactivate Rate of VIN/VOUT_SNS                | V <sub>SCP_DACT</sub> | 1.20  | 1.33  | 1.45  | V/V  | SCP function is deactivated this value or less                            |

# **Typical Performance Curves**



Figure 9. Shutdown Current vs Input Voltage



Figure 10. Feedback Reference Voltage vs Temperature (BD9P206EFV-C)



Figure 11. Output Voltage vs Temperature (BD9P236EFV-C)



Figure 12. Output Voltage vs Temperature (BD9P256EFV-C)



Figure 14. VREG Under Voltage Lockout vs Temperature



Figure 13. VIN Power On Reset Rising vs Temperature



Figure 15. EN Input Voltage vs Temperature



Figure 16. EN Input Current vs EN Voltage



Figure 17. MODE, OCP\_SEL, SSCG Input Voltage vs Temperature



Figure 18. MODE, OCP\_SEL, SSCG Input Current vs MODE, OCP\_SEL, SSCG Voltage



Figure 19. Switching Frequency vs Temperature



Figure 20. Over Current Protection Threshold vs Temperature





Figure 21. High Side FET ON Resistance vs Temperature

Figure 22. Low Side FET ON Resistance vs Temperature



Figure 23. Reset Threshold Voltage vs Temperature (BD9P206EFV-C)



Figure 24. Reset Threshold Voltage vs Temperature (BD9P236EFV-C)



Figure 25. Reset Threshold Voltage vs Temperature (BD9P256EFV-C)



Figure 27. VOUT\_SNS OVP Threshold Voltage vs Temperature (BD9P206EFV-C)



Figure 26. FB OVP Threshold Voltage vs Temperature (BD9P206EFV-C)



Figure 28. VOUT\_SNS OVP Threshold Voltage vs Temperature (BD9P236EFV-C/BD9P256EFV-C)

# **Function Explanation**

# 1. Nano Pulse Control™

Nano Pulse Control<sup>TM</sup> is an original technology developed by ROHM Co., Ltd. It enables to control voltage stably, which is difficult in the conventional technology, even in a narrow SW ON time such as less than 50 ns at typical condition. Narrow SW ON Pulse enables direct convert of high input voltage to low output voltage. The output voltage  $V_{OUT}$  3.3 V can be output directly from the supply voltage  $V_{IN}$  30 V at 440 kHz.



Figure 29. Switching Waveform ( $V_{IN} = 30 \text{ V}$ ,  $V_{OUT} = 3.3 \text{ V}$ ,  $I_{OUT} = 1.0 \text{ A}$ ,  $f_{SW} = 440 \text{ kHz}$ )

2. Light Load Mode Control and Forced PWM Mode Control
BD9P2x6EFV-C is a synchronous DC/DC converter with integrated POWER MOSFETs and realizes high transient
response by using current mode Pulse Width Modulation (PWM) mode control architecture. Under a heavy load, the
switching operation is performed with the PWM mode control at a fixed frequency. When the load is lighter, the operation
is changed over to the Light Load Mode (LLM) control to improve the efficiency.



Figure 30. Efficiency (Light Load Mode, PWM Mode)

2. Light Load Mode control and Forced PWM Mode control - continued

If the output load decreases below 400 mA (Typ) (OCP\_SEL = L), the output voltage rises and power state is changed to SLEEP state when the output voltage exceeds to  $V_{FB2}$  (101.3 % of its setting voltage  $V_{FB1}$ ). During SLEEP state, switching operation is stopped and the circuit current is reduced by stopping the circuit operation except for the monitor circuit of output voltage monitor. Then, the switching operation restarts when the output voltage decreases less than  $V_{FB3}$  (101.0 % of its setting voltage  $V_{FB1}$ ) by the load current.

If the light load mode operation is not required, the IC operates in forced PWM mode by applying high voltage or an external clock to the MODE pin. In forced PWM mode, the IC operates with fixed frequency regardless of the output load and the ripple voltage of output can be reduced. Also, during soft start time, the IC operates in forced PWM mode regardless of the condition of the MODE pin. After detecting RESET high, the IC operates according to the MODE pin condition.

If OCP\_SEL set high level, then the threshold current of switched between PWM mode and LLM is changed to 300 mA (Tvp).

In addition, good EMI performance in AM band may not be provided by a load condition in LLM. To avoid this, use Forced PWM mode.



Figure 31. Timing Chart in Light Load Mode (OCP\_SEL = L)



Figure 32. Timing Chart in Light Load Mode after Detecting RESET High (OCP SEL = L)

#### 3. Enable Control

The device shutdown can be controlled by the EN pin. When  $V_{EN}$  reaches  $V_{ENH}$  (2.0 V) or higher, the internal circuit is activated. When the VOUT\_DIS pin is connected to output voltage and the EN pin is low, the VOUT\_DIS pin is pulled down by the resistance of  $R_{DIS}$  (75  $\Omega$ , Typ) and discharges the output voltage. This discharge function is deactivated when VOUT\_DIS voltage falls below  $V_{DISL}$  (200 mV, Typ) at once or 37 ms (Typ) pass after the EN pin becomes high. After being deactivated, the VOUT starts up with soft start operation. The delay time  $t_{DLY}$  (500  $\mu$ s, Typ) is implemented from the EN pin becoming high to VOUT starting up regardless of VOUT\_DIS voltage. The soft start time ( $V_{OUT} \times 0.1$  to  $V_{OUT} \times 0.9$ ) is set to  $t_{SS}$  (3.0 ms, Typ). When an EN voltage becomes  $V_{ENL}$  (0.8 V) or less, the device is shut down. When discharge function is not required, connect the VOUT\_DIS pin to GND.



Figure 33. Enable ON/OFF Timing Chart

#### 4. Reset Function

For BD9P206EFV-C, the reset function monitors the FB pin voltage. When the output voltage reaches  $V_{RTH}$  (95.3 %, Typ) or more of the normal regulation voltage, the open drain MOSFET on the RESET pin is turned off in  $t_{RSTNACT}$  (3.3 ms, Typ) and the output of the RESET pin becomes high by its pull-up resistor. In addition, when the FB voltage reaches  $V_{RTL}$  (92.8 %, Typ) or less, the open drain MOSFET on the RESET pin is turned on and the RESET pin is pulled down with an impedance of  $t_{RST}$  (190  $t_{RST}$  (190  $t_{RTL}$ ).

The reset function also works when output over voltage is detected. When the output voltage reaches  $V_{\text{OVPH}}$  (107.3 %, Typ) or more, the open drain MOSFET on the RESET pin is turned on. Then, when the FB voltage goes below  $V_{\text{OVPL}}$  (104.7 %, Typ) or less, the open drain MOSFET on the RESET pin is turned off. The reset active time and filtering time are activated when over voltage conditions are detected.

For BD9P236EFV-C and BD9P256EFV-C, this function monitors the VOUT\_SNS pin voltage.

The RESET output voltage low level ( $V_{RESET\_LOW(Max)}$ ) when the open drain MOSFET is turned on is calculated by the following equation. It is recommended to use resistance of 5 k $\Omega$  to 100 k $\Omega$  and pull it up to the VREG pin or the power supply in the absolute maximum voltage ratings of the RESET pin.

During shutdown condition, the RESET pin is pulled down regardless the output voltage as far as V<sub>IN</sub> is 2 V or higher.



Figure 34. Reset Timing Chart (BD9P206EFV-C)

$$V_{RESET\_LOW(Max)} = V_{PULL-UP} \times \frac{R_{RST(Max)}}{R_{RST(Max)} + R_{PULL-UP}}$$
 [V

Where:

 $\begin{array}{ll} V_{RESET\_LOW(Max)} & \text{is the RESET Low voltage level (Max) [V]} \\ V_{PULL-UP} & \text{is the Voltage of pull-up power source [V]} \\ R_{RST(Max)} & \text{is the RESET ON Resistance (Max) } [\Omega] \\ R_{PULL-UP} & \text{is the value of pull-up resistor to V}_{\text{PULL\_UP}} [\Omega] \end{array}$ 

#### 5. External Synchronization Function

By applying clock signal to the MODE pin, the switching frequency can be synchronized to the external clock signal. When clock signal is applied with the synchronization frequency range between 350 kHz and 530 kHz and the duty range between 25 % and 75 %, the Synchronous mode is started after 4 rising edges of the clock signal. In addition, this function is enabled after  $V_{RESET}$  becomes high. If the duration between each rising edge exceeds 4.1  $\mu$ s (Typ) or more, the Synchronous mode is deactivated and switching operation by internal clock is activated (the Non-Synchronous mode). The Spread Spectrum function cannot be activated during the Synchronous mode.



Figure 35. External Synchronization Function

#### 6. Frequency Division Function

This device drives the High Side FET with a bootstrap and requires the ON time of the Low Side FET to charge the BST pin. Therefore, the minimum OFF time of the SW pin is specified, and the output voltage is limited by the minimum OFF time under the condition in which the voltage between input and output are close. To prevent this situation, OFF pulses are skipped when the voltage between input and output are small to keep the High Side FET turned on and increase the ON duty of the SW pin. The OFF pulse skip is done for 1 consecutive switching cycles in maximum (The switching frequency becomes a half of nominal frequency). In this case, the output voltage can be calculated with the following equation.

$$\begin{split} V_{OUT} &= MaxDuty \times (V_{IN} - R_{ONH} \times I_{OUT}) - R_{DC} \times I_{OUT} \\ &= \left(1 - t_{OFFMIN} \times \frac{fsw}{2}\right) \times (V_{IN} - R_{ONH} \times I_{OUT}) - R_{DC} \times I_{OUT} \text{ [V]} \end{split}$$

Where:

MaxDuty is the SW pin Maximum ON Duty Cycle [%]

 $V_{IN}$  is the Input Voltage [V]

 $R_{ONH}$  is the High Side FET ON Resistance [ $\Omega$ ] (Refer to page 11)

 $I_{OUT}$  is the Output Current [A]  $R_{DC}$  is the DCR of Inductor  $[\Omega]$ 

 $t_{OFFMIN}$  is the SW pin Minimum OFF Time [s] (Refer to page 10)  $f_{SW}$  is the Switching Frequency [Hz] (Refer to page 11)



Figure 36. Frequency Division Function

## 7. Spread Spectrum Function

Connecting the SSCG pin with the VREG pin activates the Spread Spectrum function, reducing the EMI noise level. When the Spread Spectrum function is activated, the switching frequency is varied with triangular wave of  $\Delta f_{SSCG}$  ( $\pm 4.5$  %, Typ) amplitude centered on typical frequency  $f_{SW}$  (440 kHz, Typ). The period of the triangular wave is  $t_{SSCG\_CYCLE}$  (582  $\mu$ s, Typ). However, this function is masked when the RESET output is low. Connecting the SSCG pin with GND deactivates this function.



Figure 37. Spread Spectrum Function

#### 8. VCC EX Function

This IC has the function that supplies power from VOUT to internal supply VREG to improve the efficiency. When  $V_{VCC\_EX}$  goes above  $V_{TEXH}$  (3.05 V, Typ) or more,  $V_{REG}$  is supplied from the VCC\_EX pin. In case of the VCC\_EX pin connected with VOUT, the output voltage is used as a power supply for the internal circuitry and driver block. To protect the internal circuit, VOUT is reduced with PWM switching when VCC\_EX voltage exceeds  $V_{EXOVPH}$  (6.0 V, Typ). Therefore, the VCC\_EX pin connection can be used when the output voltage is in the range of between  $V_{TEXH}$  (3.2 V, Max) and  $V_{EXOVPL}$  (5.65 V, Min). Connect the VCC\_EX pin with GND when VCC\_EX function is not required. The bias current  $I_{BIAS}$  using VCC\_EX function can be calculated using the following formula.

$$I_{BIAS} = I_{Q\_VIN1} + I_{Q\_VCC\_EX1} \times \frac{1}{\eta} \times \frac{V_{VCC\_EX}}{V_{IN}} \text{ [$\mu$A]}$$

Where:

 $I_{BIAS}$  is total current from VIN [ $\mu$ A]

 $I_{Q\_VIN1}$  is quiescent current from VIN (without current from VCC\_EX) [ $\mu$ A] (Refer to page 10)  $I_{Q\_VCC\_EX1}$  is quiescent current from VCC\_EX [ $\mu$ A] (Refer to page 10)

 $\eta$  is efficiency of Buck Converter  $V_{VCC\_EX}$  is the VCC\_EX voltage [V]  $V_{IN}$  is the input voltage [V]



V<sub>EN</sub>

Vout Setting Level

V<sub>TEXH</sub>
3.05 V (Typ)

V<sub>TEXL</sub>
2.90 V (Typ)

V<sub>REG</sub>
3.3 V (Typ)

V<sub>REG</sub>

VCC\_EX State

VCC\_EX OFF

VCC\_EX OFF

VCC\_EX OFF

Figure 39. VCC\_EX Timing Chart

#### **Protect Function**

## 1. Over Current Protection (OCP)

The Over Current Protection (OCP) monitors the average inductor current. The OCP detection level can be selected by the OCP\_SEL pin. When the OCP\_SEL voltage is high, it is I<sub>OCP15</sub> (2.250 A, Typ) and when the OCP\_SEL voltage is low, it is I<sub>OCP20</sub> (3.000 A, Typ). When the average inductor current exceeds to its setting value, the duty cycle of the switching is limited and the output voltage decreases. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should never be used in applications where the protection circuit operates continuously (e.g. when a load that significantly exceeds the output current capability of the chip is connected).



Figure 40. Over Current Protection

#### 2. Short Circuit Protection (SCP)

For BD9P206EFV-C, the Short Circuit Protection (SCP) block compares the FB pin voltage with the internal reference voltage VREF. When the FB pin voltage has decreased to  $V_{SCPL}$  (0.64 V, Typ) or less and remained there for 1.2 ms (Typ), SCP stops the operation for 37 ms (Typ) and subsequently initiates a restart. If the FB pin voltage decreases to  $V_{SCPL}$  (0.64 V, Typ) or less and increases to  $V_{SCPH}$  (0.72 V, Typ) or more within 1.2 ms afterwards, SCP protection is released and output voltage recovers to normal operation. For BD9P236EFV-C and BD9P256EFV-C, the SCP block monitors the VOUT\_SNS pin for the protection. SCP detection voltage  $V_{SCPL}$  is 80 % (Typ) of normal output voltage. On the other hand, SCP release voltage  $V_{SCPH}$  is 90 % (Typ) of normal output voltage.

The SCP function is deactivated during 9 ms (Typ) from VOUT starting up. In addition, when VIN decreases and VOUT also decreases, the SCP function is deactivated not to detect short circuit protection. The SCP function is likewise deactivated when VIN voltage is lower than V<sub>SCP\_DACT</sub> (133 %, Typ) of the VOUT\_SNS pin voltage, and then is activated after 9 ms (Typ) from VIN voltage exceeds V<sub>SCP\_DACT</sub> (133 %, Typ) of the VOUT\_SNS pin voltage. Therefore, in the case of short circuit from VIN close to VOUT condition, SCP stops the switching operation after 10.2 ms (Typ) from short circuit. However, the device should never be used in applications characterized by continuous operation of the protection circuit (e.g. when a load that significantly exceeds the output current capability of the chip is connected).



Figure 41. Short Circuit Protection (SCP) Timing Chart (BD9P206EFV-C)

## **Protect Function - continued**

Power On Reset (POR)/Under Voltage Lockout Protection (UVLO)
 The UVLO and POR are integrated to prevent the malfunction when the power supply voltage is decreased. The POR

monitors the VIN pin voltage. On the other hand, UVLO monitors the VREG pin voltage.

In the sequence of VIN rising, the VREG pin voltage also rises up to 3.3 V (Typ) following VIN voltage. First, UVLO is released when VREG voltage increase above  $V_{\text{UVLO}_R}$  (2.95 V, Typ). Next, POR is released when VIN voltage increase above  $V_{\text{POR}_R}$  (3.8 V, Typ). When both POR and UVLO are released, the IC starts up with soft start.

In the sequence of VIN falling, VREG voltage also falls. When VREG voltage decreases below VUVLO\_F (2.85 V, Typ), UVLO is detected and puts the IC goes into standby state. At the same time, POR is detected. When the VCC\_EX pin is connected to VOUT, VREG voltage supplied from VCC\_EX. In this case, drop voltage between VIN and VREG becomes larger than the case of VCC\_EX connected to GND because VOUT voltage is restricted by maximum duty at low VIN condition. Therefore, UVLO is detected at higher VIN condition than the case when the VCC\_EX pin is connected to GND.



Figure 42. POR/UVLO Timing Chart

# **Protect Function - continued**

## 4. Thermal Shutdown (TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. If junction temperature (Tj) exceeds TSD detection temperature (175 °C, Typ), the POWER MOSFETs are turned off. When the Tj falls below the TSD temperature (150 °C, Typ), the IC restarts up with soft start. Where the input voltage required for the restart is the same as that for the initial startup (Input voltage 4.0 V or more). Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.



Figure 43. TSD Timing Chart

# 5. Over Voltage Protection (OVP)

This IC has Over Voltage Protection (OVP) monitoring FB to prevent the increase of output voltage in case of external injected current to VOUT. When FB voltage exceeds  $V_{\text{OVPH}}$  (107.3 % of its setting voltage  $V_{\text{FB1}}$ ), the switching regulator sinks current from VOUT by changing state to PWM. The sink current during OVP is restricted to  $I_{\text{NCP}}$  (2.500 A, Typ) (OCP\_SEL = L). In addition, the RESET pin is pulled down to GND during OVP detection. To prevent the malfunction by noise, the internal delay  $I_{\text{RSTNFILT}}$  of 5  $I_{\text{PS}}$  (Typ) is implemented after OVP detection. When FB voltage falls below  $V_{\text{OVPL}}$  (104.7 % of its setting voltage  $V_{\text{FB1}}$ ), OVP function is released. The RESET pin is kept low and PWM switching is also kept during  $I_{\text{RSTNACT}}$  (3.3 ms, Typ) after OVP function is released. When OCP\_SEL is set high level, then  $I_{\text{NCP}}$  value is changed to  $I_{\text{NCP}}$  (1.875 A, Typ).

If the FB pin is open, this IC cannot regulate VOUT correctly. In this case, if VOUT voltage exceeds  $V_{\text{SNSOVPH}}$  or VCC\_EX voltage exceed  $V_{\text{EXOVPH}}$ , the VOUT is pulled down by PWM switching to protect internal devices same as the situation that the FB pin over voltage is detected.



Figure 44. FB OVP Timing Chart



Figure 45. VCC\_EX/VOUT\_SNS OVP Timing Chart

5. Over Voltage Protection (OVP) - continued If VOUT is shorted to the Battery Line as following figure, the DC/DC converter (BD9P2x6EFV-C) sinks current from VOUT to the Low Side FET. If a Reverse Polarity Protection Diode is on the Battery Line, the VIN voltage results in being boosted up and might exceed the absolute maximum ratings.



Figure 46. VOUT shorted to Battery Line

# **Selection of Components Externally Connected**

# Contact us if not use the recommended constant in the application circuit.

Necessary parameters in designing the power supply are as follows:

Table 1. Application Sample Specification

| Parameter                   | Symbol           | Specification Case   |
|-----------------------------|------------------|----------------------|
| Input Voltage               | Vin              | 3.5 V to 40 V        |
| Output Voltage              | V <sub>OUT</sub> | 5.0 V                |
| Output Ripple Voltage       | $\Delta V_{P-P}$ | 25 mV <sub>p-p</sub> |
| Output Current              | l <sub>OUT</sub> | Typ 1.0 A/Max 2.0 A  |
| Switching Frequency         | fsw              | 440 kHz              |
| Operating Temperature Range | Та               | -40 °C to +125 °C    |



Figure 47. Application Sample Circuit

# **Selection of Components Externally Connected - continued**

#### 1. Selection of the inductor L<sub>1</sub> value

The inductor in the switching regulator supplies a continuous current to the load and functions as a filter to smooth the output voltage. In current mode control, the sub-harmonic oscillation may happen. The slope compensation is integrated into the IC to prevent the sub-harmonic oscillation. The sub-harmonic oscillation depends on the rate of increase of output switch current. If the inductor value is too small, the sub-harmonic oscillation may happen because the inductor ripple current  $\Delta I_L$  is increased. If the inductor value is too large, the feedback loop may not achieve stability because the inductor ripple current  $\Delta I_L$  is decreased.

The recommended inductor value for each output voltage and OCP SEL pin setting is shown below.

Table 2. Recommended inductor value

| Output voltage                          | OCP_SEL | Maximum output current | Inductor value |
|-----------------------------------------|---------|------------------------|----------------|
| 111/ < 1/                               | L       | 2.0 A                  | 15 µH          |
| $1.1 \text{ V} < \text{V}_{\text{OUT}}$ | Н       | 1.5 A                  | 15 µH          |
| V < 11V                                 | L       | 2.0 A                  | 22 µH          |
| V <sub>OUT</sub> ≤ 1.1 V                | Н       | 1.5 A                  | 22 µH          |

∆I<sub>L</sub> (Inductor peak-to-peak ripple current) is shown by the following equation.

$$\Delta I_L = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN} \times f_{SW} \times L} \text{ [A]}$$

Where:

 $egin{array}{ll} V_{IN} & ext{is the input voltage [V]} \ V_{OUT} & ext{is the output voltage [V]} \ f_{SW} & ext{is the switching frequency [Hz]} \ L & ext{is the inductor value [H]} \end{array}$ 

 $\Delta V_{P-P}$  (Output peak-to-peak ripple voltage) is shown in the following equation.

$$\Delta V_{P-P} = \Delta I_L \times ESR + \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}} [V]$$
 (a)

Where:

ESR is the equivalent series resistance of the output capacitor  $[\Omega]$ 

 $C_{OUT}$  is the output capacitance [F]  $f_{SW}$  is the switching frequency [Hz]

The shielded type (closed magnetic circuit type) is the recommended type of inductor to be used. It is important not to magnetic saturate the core in any situation, so please make sure that the definition of rated current is different according to the manufactures. Please check the rated current at maximum ambient temperature of application to inductor manufacturer.

# **Selection of Components Externally Connected - continued**

## 2. Selection of Output Capacitor Cout

The output capacitor is selected based on the ESR that is required from the previous page equation (a).  $\Delta V_{P-P}$  can be reduced by using a capacitor with a small ESR.

The ceramic capacitor is the best option that meets this requirement. It is because not only it has a small ESR but the ceramic capacitor also contributes to the size reduction of the application circuit. Please confirm the frequency characteristics of ESR from the datasheet of the capacitor manufacturer, and consider a low ESR value for the switching frequency being used. It is necessary to consider that the capacitance of the ceramic capacitor changes obviously according to DC biasing characteristic. For the voltage rating of the ceramic capacitor, twice or more the maximum output voltage is usually required. By selecting a high voltage rating, it is possible to reduce the influence of DC bias characteristics. Moreover, in order to maintain good temperature characteristics, the one with the characteristics of X7R or better is recommended. Because the voltage rating of a large ceramic capacitor is low, the selection becomes difficult for an application with high output voltage. In that case, please connect multiple ceramic capacitors.

These capacitors are rated in ripple current. The RMS values of the ripple current that can be obtained in the following equation and must not exceed the ripple current rating.

$$I_{COUT(RMS)} = \frac{\Delta I_L}{\sqrt{12}}$$
 [A]

Where

 $I_{COUT(RMS)}$  is the value of the ripple electric current [A]

Next, when the output setting voltage is 3.3 V or more, it is recommended that the output ceramic capacitor  $C_{\text{OUT}}$  is 88  $\mu\text{F}$  (Typ) or more. When the output setting voltage less than 3.3 V, the output ceramic capacitor  $C_{\text{OUT}}$  is recommended to the following equation.

Table 3. Output ceramic capacitor recommended capacitance value

| OCP_SEL | Vouт ≥ 3.3 V              | 1.1 V < V <sub>OUT</sub> < 3.3 V            | V <sub>OUT</sub> ≤ 1.1 V                    |
|---------|---------------------------|---------------------------------------------|---------------------------------------------|
| L       | $C_{OUT} \ge 88  [\mu F]$ | $C_{OUT} \ge \frac{290.4}{V_{OUT}} [\mu F]$ | $C_{OUT} \ge \frac{426.0}{V_{OUT}} [\mu F]$ |
| Н       | $C_{OUT} \ge 88  [\mu F]$ | $C_{OUT} \ge \frac{290.4}{V_{OUT}} [\mu F]$ | $C_{OUT} \ge \frac{426.0}{V_{OUT}} [\mu F]$ |

When selecting the capacitor ensure that the capacitance C<sub>OUT\_WORST</sub> of the following equation is maintained at the characteristics of DC Bias, AC Voltage, temperature, and tolerance.

Table 4. Output ceramic capacitor minimum capacitance value

| OCP_SEL | V <sub>OUT</sub> ≥ 3.3 V  | 1.1 V < V <sub>OUT</sub> < 3.3 V            | V <sub>OUT</sub> ≤ 1.1 V                    |
|---------|---------------------------|---------------------------------------------|---------------------------------------------|
| L       | $C_{OUT} \ge 60  [\mu F]$ | $C_{OUT} \ge \frac{198.0}{V_{OUT}} [\mu F]$ | $C_{OUT} \ge \frac{290.4}{V_{OUT}} [\mu F]$ |
| Н       | $C_{OUT} \ge 60  [\mu F]$ | $C_{OUT} \ge \frac{198.0}{V_{OUT}} [\mu F]$ | $C_{OUT} \ge \frac{290.4}{V_{OUT}} [\mu F]$ |

If the capacitance falls below this value, the oscillation may happen. When using the electrolytic capacitor and the conductive polymer hybrid aluminum electrolytic capacitor, please place it in addition to the ceramic capacitors with the capacity described above. Actually, the changes in the frequency characteristic are greatly affected by the type and the condition (temperature, etc.) of parts that are used, the wire routing and layout of the PCB. Please confirm stability and responsiveness in actual application. And please place PCB patterns that allows Cout adjustment from the initial design in case of insufficient stability and responsiveness.

In addition, for the total value of capacitance in the output line  $C_{\text{OUT}}(\text{Max})$ , please choose a capacitance value less than the value obtained by the following equation:

$$C_{OUT(Max)} < \frac{t_{SS(Min)} \times 1.25 \times \left(I_{OCP(Min)} - I_{OUT\_START(Max)}\right)}{V_{OUT}} [F]$$

Where:

 $I_{OCP(Min)}$  is the OCP operation current (Min) [A]

 $t_{SS(Min)}$  is the Soft Start Time (Min) [s]

 $I_{OUT\_START(Max)}$  is the maximum load current during startup [A]

2. Selection of Output Capacitor Cout - continued

If the limits from the above-mentioned are exceeded, Startup failure may happen in 10.2 ms after VOUT starts up. If the capacitance value is extremely large, over-current protection may be activated by the inrush current at startup preventing the output to turn on. Please confirm this on the actual application.

Also, in case of large changing input voltage and load current, select the capacitance by verifying that the actual application setup meets the required specification.

3. Selection of Input Capacitor CIN, CBLK

For input capacitors, there are two types of capacitor: decoupling capacitors  $C_{IN}$  and bulk capacitors  $C_{BLK}$ . Ceramic capacitors with total values 2.3  $\mu F$  or more are necessary for the decoupling capacitors  $C_{IN}$  for ripple noise reduction. If a low ESR electrolytic capacitor with large capacitance is connected parallel to the decoupling capacitors as a bulk capacitor, ceramic capacitors with 0.5  $\mu F$  or more are necessary for the decoupling capacitors. (However, to reduce EMI noise level, 2.3  $\mu F$  or more are recommended for ceramic capacitors.) These capacitor values including device variation, temperature characteristics, DC bias characteristics, and aging change must be larger than minimum value. It is effective for switching noise reduction to place one of ceramic capacitor close to the PVIN and the VIN pins. The voltage rating of the capacitors is recommended to be 1.2 times or more the maximum input voltage, or twice the normal input voltage. Also, the IC might not operate properly when the PCB layout or the position of the capacitor is not good. Please check "PCB Layout Design" on page 48.

The bulk capacitor is optional. The bulk capacitor prevents the decrease in the line voltage and serves as a backup power supply to keep the input voltage constant. A low ESR electrolytic capacitor with large capacitance is suitable for the bulk capacitor. It is necessary to select the best capacitance value for each of application. In that case, please take note not to exceed the rated ripple current of the capacitor.

The RMS value of the input ripple current ICIN(RMS) is obtained in the following equation:

$$I_{CIN(RMS)} = \sqrt{\frac{V_{OUT}}{V_{IN}}} \left\{ I_{OUT(Max)}^{2} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right) + \frac{1}{12} \Delta I_{L}^{2} \right\}$$
 [A]

Where:

 $I_{OUT(Max)}$  is the output current (Max) [A]

In addition, in automotive and other applications requiring high reliability, it is recommended to connect the capacitors in parallel to accommodate multiple electrolytic capacitors and minimize the chances of drying up. For ceramic capacitors, it is recommended to make two series + two parallel structures to decrease the risk of capacitor destruction due to short circuit conditions.

When the impedance on the input side is high for some reason (because the wiring from the power supply to the VIN pin is long, etc.), then high capacitance is required. In actual conditions, it is necessary to verify that there are no problems like IC is turned off, or the output overshoots due to the change in  $V_{IN}$  at transient response.

4. Selection of the Bootstrap Capacitor

For Bootstrap capacitor C<sub>BST</sub>, please connect a 0.1 µF (Typ) ceramic capacitor as close as possible between the BST pin and the SW pin.

5. Selection of the VREG Capacitor.

For VREG capacitor C<sub>REG</sub>, please connect a 1.0 µF (Typ) ceramic capacitor between the VREG pin and GND.

## **Selection of Components Externally Connected - continued**

6. Selection of Output Voltage Setting Resistor R<sub>FB1</sub>, R<sub>FB2</sub> (BD9P206EFV-C) For the BD9P206EFV-C, the output voltage is set with output voltage setting resistors R<sub>FB1</sub> and R<sub>FB2</sub>. The reference voltage of GmAmp1 is set to 0.8 V and the IC operates to regulate the FB pin voltage to 0.8 V. The output voltage is defined by the formula (1). R<sub>FB1</sub> and R<sub>FB2</sub> should be adjusted to set the required output voltage. If R<sub>FB1</sub> and R<sub>FB2</sub> are large, the current flowing through on these resistors is small and the circuit current at no load can be reduced. However, the phase shift is likely to happen because of the parasitic capacitance of IC and PCB on the FB pin. Therefore, the combined resistance R<sub>FB1</sub>//R<sub>FB2</sub> should be set to 100 kΩ or less. If the combined resistance R<sub>FB1</sub>//R<sub>FB2</sub> is 100 kΩ or more, C<sub>FB1</sub> and C<sub>FB2</sub> should be chosen to satisfy the formula (2). In this case, the value of C<sub>FB1</sub> and C<sub>FB2</sub> should be chose the capacitor of 47 pF or more that is much larger than C<sub>P</sub>.

$$V_{OUT} = \frac{R_{FB1} + R_{FB2}}{R_{FB2}} \times 0.8 \text{ [V]}$$
 (1)

$$\frac{R_{FB1} \times C_{FB1}}{R_{FB2} \times C_{FB2}} \approx 1 \tag{2}$$



Figure 48. Setting for Output Setting Resistor

If the voltage between input and output increases and the ON time of the SW decreases to under  $t_{\text{ONMIN}}$ , the switching frequency is decreased. To ensure stable switching frequency, the output voltage must satisfy the following equation. If this equation is not satisfied, the SW pulse is skipped. In this case, the switching frequency decreases and the output voltage ripple increases.

$$V_{OUT} \ge V_{IN(Max)} \times f_{SW(Max)} \times t_{ONMIN(Max)}$$
 [V]

Where:

 $V_{IN(Max)}$  is the Input Voltage (Max) [V]

 $f_{SW(Max)}$  is the Switching Frequency (Max) [Hz] (Refer to page 11)  $t_{ONMIN(Max)}$  is the SW Minimum ON time (Max) [s] (Refer to page 10)

If the voltage between input and output decreases, the ON time of the SW increases by skipping the off time and the switching frequency is decreased. To keep switching frequency stably, the following equation must be satisfied.

$$V_{OUT} \le V_{IN(Min)} \times (1 - f_{SW(Max)} \times t_{OFFMIN(Max)}) \text{ [V]}$$

Where:

 $t_{OFFMIN(Max)}$  is the SW Minimum OFF Time (Max) [s] (Refer to page 10)

# **Application Examples 1**

Table 5. Specification Example 1

| Parameter                   | Symbol           | Specification Case    |  |
|-----------------------------|------------------|-----------------------|--|
| Product Name                | IC               | BD9P206EFV-C          |  |
| Input Voltage               | V <sub>IN</sub>  | 8 V to 18 V           |  |
| Output Voltage              | Vout             | 6.0 V                 |  |
| Output Current              | l <sub>out</sub> | Typ 1.0 A / Max 2.0 A |  |
| Operating Temperature Range | Та               | -40 °C to +125 °C     |  |



Figure 49. Reference Circuit 1

Table 6. Application Example 1 Parts List

| No.              | Package                             | Parameters           | Part Name (Series) | Туре                   | Manufacturer |
|------------------|-------------------------------------|----------------------|--------------------|------------------------|--------------|
| C <sub>F1</sub>  | 3225                                | 4.7 μF, X7R, 50 V    | GCM32ER71H475K     | Ceramic                | MURATA       |
| L <sub>F1</sub>  | W6.0 x H4.5 x L6.3 mm <sup>3</sup>  | 2.2 µH               | CLF6045NIT-2R2N-D  | Inductor               | TDK          |
| C <sub>F2</sub>  | 1005                                | 0.1 μF, X7R, 50 V    | GCM155R71H104K     | Ceramic                | MURATA       |
| Свік             | φ10 mm x L10 mm                     | 220 μF, 35 V         | UWD1V221MCL1GS     | Electrolytic capacitor | NICHICON     |
| C <sub>IN2</sub> | 3225                                | 4.7 μF, X7R, 50 V    | GCM32ER71H475K     | Ceramic                | MURATA       |
| C <sub>IN1</sub> | 1005                                | 0.1 μF, X7R, 50 V    | GCM155R71H104K     | Ceramic                | MURATA       |
| Creg             | 2012                                | 1 μF, X7R, 16 V      | GCM21BR71C105K     | Ceramic                | MURATA       |
| C <sub>BST</sub> | 1005                                | 0.1 μF, X7R, 50 V    | GCM155R71H104K     | Ceramic                | MURATA       |
| R <sub>RST</sub> | 1005                                | 10 kΩ, 1 %, 1/16 W   | MCR01MZPF1002      | Chip resistor          | ROHM         |
| L <sub>1</sub>   | W10.0 x H3.8 x L9.7 mm <sup>3</sup> | 15 µH                | CLF10040T-150M-D   | Inductor               | TDK          |
| Соит1            | 3225                                | 22 μF x 2, X7R, 10 V | GCM32ER71A226K     | Ceramic                | MURATA       |
| Соит2            | 3225                                | 22 μF x 2, X7R, 10 V | GCM32ER71A226K     | Ceramic                | MURATA       |
| R <sub>FB1</sub> | 1005                                | 130 kΩ, 1 %, 1/16 W  | MCR01MZPF1303      | Chip resistor          | ROHM         |
| R <sub>FB2</sub> | 1005                                | 20 kΩ, 1 %, 1/16 W   | MCR01MZPF2002      | Chip resistor          | ROHM         |

# Application Examples 1 - continued

(Ta = 25 °C)



Figure 50. Efficiency vs Output Current  $(V_{IN} = 12 V)$ 



Figure 51. Input Current vs Output Current (V<sub>IN</sub> = 12 V)



Figure 52. Frequency Characteristic ( $V_{IN}$  = 12 V,  $I_{OUT}$  = 1.0 A)



Figure 53. MODE ON/OFF Response ( $V_{IN} = 12 \text{ V}, I_{OUT} = 50 \text{ mA}$ )

# Application Examples 1 - continued





Figure 54. Load Response 1 ( $V_{IN}$  = 12 V,  $V_{MODE}$  = 5 V,  $I_{OUT}$  = 0 A to 2 A)

Figure 55. Load Response 2 ( $V_{IN}$  = 12 V,  $V_{MODE}$  = 0 V,  $I_{OUT}$  = 0 A to 2 A)





Figure 56. Line Response 1 ( $V_{IN}$  = 16 V to 8 V,  $I_{OUT}$  = 2 A)

Figure 57. Line Response 2  $(V_{IN} = 16 \text{ V to 5 V}, I_{OUT} = 2 \text{ A})$ 

# **Application Examples 1 - continued**



Figure 58. Output Voltage vs Input Voltage 1  $(R_{LOAD} = 300 \Omega)$ 



Figure 59. Output Voltage vs Input Voltage 2  $(R_{LOAD} = 3 \Omega)$ 



Figure 60. Line Regulation (I<sub>OUT</sub> = 2 A)



Figure 61. Load Regulation (V<sub>IN</sub> = 12 V)

# **Application Examples 2**

Table 7. Specification Example 2

| Parameter                   | Symbol           | Specification Case    |
|-----------------------------|------------------|-----------------------|
| Product Name                | IC BD9P236EFV-C  |                       |
| Input Voltage               | V <sub>IN</sub>  | 8 V to 18 V           |
| Output Voltage              | Vout             | 3.3 V                 |
| Output Current              | I <sub>OUT</sub> | Typ 1.0 A / Max 2.0 A |
| Operating Temperature Range | Та               | -40 °C to +125 °C     |



Figure 62. Reference Circuit 2

Table 8. Application Example 2 Parts List

| No.              | Package Parameters                  |                      | Part Name (Series) | Туре                   | Manufacturer |
|------------------|-------------------------------------|----------------------|--------------------|------------------------|--------------|
| C <sub>F1</sub>  | 3225                                | 4.7 μF, X7R, 50 V    | GCM32ER71H475K     | Ceramic                | MURATA       |
| L <sub>F1</sub>  | W6.0 x H4.5 x L6.3 mm <sup>3</sup>  | 2.2 µH               | CLF6045NIT-2R2N-D  | Inductor               | TDK          |
| C <sub>F2</sub>  | 1005                                | 0.1 μF, X7R, 50 V    | GCM155R71H104K     | Ceramic                | MURATA       |
| Свік             | φ10 mm x L10 mm                     | 220 μF, 35 V         | UWD1V221MCL1GS     | Electrolytic capacitor | NICHICON     |
| C <sub>IN2</sub> | 3225                                | 4.7 μF, X7R, 50 V    | GCM32ER71H475K     | Ceramic                | MURATA       |
| C <sub>IN1</sub> | 1005                                | 0.1 μF, X7R, 50 V    | GCM155R71H104K     | Ceramic                | MURATA       |
| CREG             | 2012                                | 1 μF, X7R, 16 V      | GCM21BR71C105K     | Ceramic                | MURATA       |
| C <sub>BST</sub> | 1005                                | 0.1 μF, X7R, 50 V    | GCM155R71H104K     | Ceramic                | MURATA       |
| R <sub>RST</sub> | 1005                                | 10 kΩ, 1 %, 1/16 W   | MCR01MZPF1002      | Chip resistor          | ROHM         |
| L <sub>1</sub>   | W10.0 x H3.8 x L9.7 mm <sup>3</sup> | 15 µH                | CLF10040T-150M-D   | Inductor               | TDK          |
| Соит1            | 3225                                | 22 μF x 2, X7R, 10 V | GCM32ER71A226K     | Ceramic                | MURATA       |
| Соит2            | 3225                                | 22 μF x 2, X7R, 10 V | GCM32ER71A226K     | Ceramic                | MURATA       |

# Application Examples 2 - continued



Figure 63. Efficiency vs Output Current (V<sub>IN</sub> = 12 V)



Figure 64. Input Current vs Output Current (V<sub>IN</sub> = 12 V)



Figure 65. Frequency Characteristic ( $V_{IN} = 12 \text{ V}, I_{OUT} = 1.0 \text{ A}$ )



Figure 66. MODE ON/OFF Response (V<sub>IN</sub> = 12 V, I<sub>OUT</sub> = 50 mA)

# **Application Examples 2 - continued**





Figure 67. Load Response 1  $(V_{IN} = 12 \text{ V}, V_{MODE} = 5 \text{ V}, I_{OUT} = 0 \text{ A to } 2 \text{ A})$ 

Figure 68. Load Response 2  $(V_{IN} = 12 \text{ V}, V_{MODE} = 0 \text{ V}, I_{OUT} = 0 \text{ A to } 2 \text{ A})$ 





Figure 69. Line Response 1  $(V_{IN} = 16 \text{ V to } 8 \text{ V}, I_{OUT} = 2 \text{ A})$ 

Figure 70. Line Response 2  $(V_{IN} = 16 \text{ V to } 3.5 \text{ V, } I_{OUT} = 2 \text{ A})$ 

# **Application Examples 2 - continued**



Figure 71. Output Voltage vs Input Voltage 1  $(R_{LOAD} = 165 \Omega)$ 



Figure 72. Output Voltage vs Input Voltage 2  $(R_{LOAD} = 1.65 \Omega)$ 



Figure 73. Line Regulation (I<sub>OUT</sub> = 2 A)



Figure 74. Load Regulation (V<sub>IN</sub> = 12 V)

# **Application Examples 3**

Table 9. Specification Example 3

| Table 6: epecinication Example 6 |                  |                       |  |
|----------------------------------|------------------|-----------------------|--|
| Parameter                        | Symbol           | Specification Case    |  |
| Product Name                     | IC               | BD9P256EFV-C          |  |
| Input Voltage                    | V <sub>IN</sub>  | 8 V to 18 V           |  |
| Output Voltage                   | Vouт             | 5.0 V                 |  |
| Output Current                   | I <sub>OUT</sub> | Typ 1.0 A / Max 2.0 A |  |
| Operating Temperature Range      | Та               | -40 °C to +125 °C     |  |



Figure 75. Reference Circuit 3

Table 10. Application Example 3 Parts

| able 10. Application Example 51 arts |                                     |                      |                    |                        |              |  |
|--------------------------------------|-------------------------------------|----------------------|--------------------|------------------------|--------------|--|
| No.                                  | Package Parameters                  |                      | Part Name (Series) | Туре                   | Manufacturer |  |
| C <sub>F1</sub>                      | 3225                                | 4.7 μF, X7R, 50 V    | GCM32ER71H475K     | Ceramic                | MURATA       |  |
| L <sub>F1</sub>                      | W6.0 x H4.5 x L6.3 mm <sup>3</sup>  | 2.2 µH               | CLF6045NIT-2R2N-D  | Inductor               | TDK          |  |
| C <sub>F2</sub>                      | 1005                                | 0.1 μF, X7R, 50 V    | GCM155R71H104K     | Ceramic                | MURATA       |  |
| Свік                                 | φ10 mm x L10 mm                     | 220 μF, 35 V         | UWD1V221MCL1GS     | Electrolytic capacitor | NICHICON     |  |
| C <sub>IN2</sub>                     | 3225                                | 4.7 μF, X7R, 50 V    | GCM32ER71H475K     | Ceramic                | MURATA       |  |
| C <sub>IN1</sub>                     | 1005                                | 0.1 μF, X7R, 50 V    | GCM155R71H104K     | Ceramic                | MURATA       |  |
| Creg                                 | 2012                                | 1 μF, X7R, 16 V      | GCM21BR71C105K     | Ceramic                | MURATA       |  |
| C <sub>BST</sub>                     | 1005                                | 0.1 μF, X7R, 50 V    | GCM155R71H104K     | Ceramic                | MURATA       |  |
| R <sub>RST</sub>                     | 1005                                | 10 kΩ, 1 %, 1/16 W   | MCR01MZPF1002      | Chip resistor          | ROHM         |  |
| L <sub>1</sub>                       | W10.0 x H3.8 x L9.7 mm <sup>3</sup> | 15 µH                | CLF10040T-150M-D   | Inductor               | TDK          |  |
| C <sub>OUT1</sub>                    | 3225                                | 22 μF x 2, X7R, 10 V | GCM32ER71A226K     | Ceramic                | MURATA       |  |
| Соит2                                | 3225                                | 22 μF x 2, X7R, 10 V | GCM32ER71A226K     | Ceramic                | MURATA       |  |

# **Application Examples 3 - continued**



Figure 76. Efficiency vs Output Current  $(V_{IN} = 12 \text{ V})$ 



Figure 77. Input Current vs Output Current (V<sub>IN</sub> = 12 V)



Figure 78. Frequency Characteristic (V<sub>IN</sub> = 12 V, I<sub>OUT</sub> = 1.0 A)



Figure 79. MODE ON/OFF Response (V<sub>IN</sub> = 12 V, I<sub>OUT</sub> = 50 mA)

# Application Examples 3 - continued





Figure 80. Load Response 1 ( $V_{IN}$  = 12 V,  $V_{MODE}$  = 5 V,  $I_{OUT}$  = 0 A to 2 A)

Figure 81. Load Response 2 (V<sub>IN</sub> = 12 V, V<sub>MODE</sub> = 0 V, I<sub>OUT</sub> = 0 A to 2 A)





Figure 82. Line Response 1 ( $V_{IN}$  = 16 V to 8 V,  $I_{OUT}$  = 2 A)

Figure 83. Line Response 2  $(V_{IN} = 16 \text{ V to 4 V}, I_{OUT} = 2 \text{ A})$ 

# **Application Examples 3 - continued**



Figure 84. Output Voltage vs Input Voltage 1  $(R_{LOAD} = 250 \Omega)$ 



Figure 85. Output Voltage vs Input Voltage 2  $(R_{LOAD} = 2.5 \Omega)$ 



Figure 86. Line Regulation (I<sub>OUT</sub> = 2 A)



Figure 87. Load Regulation (V<sub>IN</sub> = 12 V)

# **Automotive Power Supply Line Circuit**



As a reference, the automotive power supply line circuit example is given in figure above.

The  $\pi$ -type filter is a third-order LC filter. In general, it is used in combination with decoupling capacitors for high frequency. Since large attenuation characteristics can be obtained, excellent characteristic is also obtained as an EMI filter. Devices used for  $\pi$ -type filters should be placed close to each other.

TVS (Transient Voltage Suppressors) is used for primary protection of the automotive power supply line. Since it is necessary to withstand high energy of load dump surge, a general zener diode is insufficient. Recommended device is shown in the following table.

In addition, a reverse polarity protection diode is needed considering if a power supply such as Battery is accidentally connected in the opposite direction.

Table 11. Reference Parts of Automotive Power Supply Line Circuit

| Device | Part name (series)    | Manufacturer | Device | Part name (series) | Manufacturer |
|--------|-----------------------|--------------|--------|--------------------|--------------|
| L      | CLF series            | TDK          | TVS    | SMB series         | Vishay       |
| L      | XAL series            | Coilcraft    | D      | S3A to S3M series  | Vishay       |
| С      | CJ series / CZ series | NICHICON     |        |                    |              |

### **Recommended Parts Manufacturer List**

Shown below is the list of the recommended parts manufacturers for reference.

| Туре                   | Manufacturer | URL                 |
|------------------------|--------------|---------------------|
| Electrolytic Capacitor | NICHICON     | www.nichicon-us.com |
| Ceramic Capacitor      | Murata       | www.murata.com      |
| Hybrid Capacitor       | Suncon       | www.sunelec.co.jp   |
| Inductor               | TDK          | product.tdk.com     |
| Inductor               | Coilcraft    | www.coilcraft.com   |
| Inductor               | SUMIDA       | www.sumida.com      |
| Diode                  | Vishay       | www.vishay.com      |
| Diode/Resistor         | ROHM         | www.rohm.com        |

## **PCB Layout Design**

PCB layout design for DC/DC converter power supply IC is as important as the circuit design. Appropriate layout can avoid various problems caused by power supply circuit. Figure 89 (a) to Figure 89 (c) figure the current path in a buck converter circuit. The Loop1 in Figure 89 (a) is a current path when High Side Switch is ON and Low Side Switch is OFF, the Loop2 in Figure 89 (b) is when High Side Switch is OFF and Low Side Switch is ON. The thick line in Figure 89 (c) shows the difference between Loop1 and Loop2. The current in thick line changes sharply each time the switching element High Side Switch and Low Side Switch change from OFF to ON, and vice versa. These sharp changes induce several harmonics in the waveform. Therefore, the loop area of thick line that is consisted by input capacitor and IC should be as small as possible to minimize noise. For more detail, refer to application note of switching regulator series "PCB Layout Techniques of Buck Converter".



Figure 89 (a). Current Path when High Side Switch = ON, Low Side Switch = OFF



Figure 89 (b). Current Path when High Side Switch = OFF, Low Side Switch = ON



Figure 89 (c). Difference of Current and Critical Area in Layout

## **PCB Layout Design – continued**

When designing the PCB layout, please pay extra attention to the following points.

- 1. The decoupling capacitors (C<sub>IN1</sub>) for the VIN pin (pin 2) and the PVIN pins (pin 3, 4) should be placed closest to the PVIN pins and the PGND pins (pin 6, 7). In addition, placing a capacitor 0.1 μF close to the PVIN pin results in minimizing the high-frequency noise.
- 2. The device, the input capacitor, the output inductor and the output capacitor should be placed on the same side of the board and the connection of each part should be made on the same layer.
- 3. Place the ground plane in a layer closest to the surface layer where the device is mounted.
- 4. The GND pin (pin 15) is the reference ground and the PGND pins are the power ground. These pins should be connected through the back side of the device. The power systems ground should be connected to the ground plane using as many vias as possible.
- 5. The capacitor for VREG should be placed closest to the VREG pin (pin 20), the GND pin and the PGND pin. As shown in the Recommended Board Layout Example, it can be realized that connecting with the shortest distance for the GND pin and the PGND pins by placing the capacitor for VREG on the closest to the VREG pin and wiring at the back side of the IC.
- 6. Place Bootstrap capacitor C<sub>BST</sub> close to the device with short traces to the SW pins (pin 8, 9) and the BST pin (pin 10).
- 7. To minimize the emission noise from switching node, the distance between the SW pins to inductor should be as short as possible and not to expand the copper area more than necessary.
- 8. Place the output capacitor close to the inductor and power ground area.
- 9. Make the feedback line from the output away from the inductor and the switching node. If this line is affected by external noise, an error may be occurred in the output voltage or the control may become unstable. Therefore, move the feedback line to back side layer of the board through via and connect it to the VOUT\_SNS pin (pin 17). When the VCC\_EX function and the output discharge function are used, connect it to the VCC\_EX (pin 19) and the VOUT\_DIS pin (pin 16) as well, respectively.
- 10. RFB1 and RFB2 Feedback resistors are needed for BD9P206EFV-C. Place RFB1, RFB2 close to the FB pin (pin 18).
- 11. R<sub>FB0</sub> is for measuring the frequency characteristic of the feedback. By inserting a resistor in R<sub>FB0</sub>, the frequency characteristics (phase margin) of the feedback can be measured. R<sub>FB0</sub> should be short-circuited for the normal use.



Figure 90. Recommended Board Layout Example (for BD9P206EFV-C)



Figure 91. The resistor for measuring the frequency characteristic of the feedback

## **Power Dissipation**

For thermal design, be sure to operate the IC within the following conditions. (Since the temperatures described hereunder are all guaranteed temperatures, take margin into account.)

- 1. The ambient temperature Ta is to be 125 °C or less.
- 2. The chip junction temperature Tj is to be 150 °C or less.

The chip junction temperature Tj can be considered in the following two patterns:

1. To obtain Tj from the package surface center temperature Tt in actual use

$$Tj = Tt + \psi_{IT} \times W$$
 [°C]

2. To obtain Tj from the ambient temperature Ta

$$Tj = Ta + \theta_{IA} \times W$$
 [°C]

Where:

 $\psi_{JT}$  is junction to top characterization parameter (Refer to page 9)  $\theta_{JA}$  is junction to ambient (Refer to page 9)

The heat loss W of the IC can be obtained by the formula shown below.

This formula is approximation, please confirm this on the actual application circuit.

$$\begin{split} W &= R_{ONH} \times I_{OUT}^{2} \times \frac{V_{OUT}}{V_{IN}} + R_{ONL} \times I_{OUT}^{2} \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \\ &+ V_{IN} \times I_{Q\_VIN4} + V_{OUT} \times I_{Q\_VCC\_EX2} + \frac{1}{2} \times (tr + tf) \times V_{IN} \times I_{OUT} \times f_{SW} \ \ [\text{W}] \end{split}$$

Where:

 $R_{ONH}$ is the High Side FET ON Resistance  $[\Omega]$ (Refer to page 11)  $R_{ONL}$ is the Low Side FET ON Resistance  $[\Omega]$ (Refer to page 11)  $I_{OUT}$ is the Load Current [A]  $V_{OUT}$ is the Output Voltage [V]  $V_{IN}$ is the Input Voltage [V]  $I_{O\ VIN4}$ is the Quiescent Current from VIN [A] (Refer to page 10) is the Quiescent Current from VCC EX [A]  $I_{Q\_VCC\_EX2}$ (Refer to page 10)

 $\begin{array}{ll} tr & \text{is the Switching Rise Time [s] (5 ns, Typ)} \\ tf & \text{is the Switching Fall Time [s] (5 ns, Typ)} \\ f_{SW} & \text{is the Switching Frequency [Hz]} \\ \end{array}$ 

(Refer to page 11)



Figure 92. SW Waveform

1. 
$$R_{ONH} \times I_{OUT}^2$$

2. 
$$R_{ONL} \times I_{OUT}^2$$

3. 
$$\frac{1}{2} \times (tr + tf) \times V_{IN} \times I_{OUT} \times f_{SW}$$

# I/O Equivalence Circuits



\*Resistance value is Typ.

# I/O Equivalence Circuits - continued



\*Resistance value is Typ.

### **Operational Notes**

#### 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

#### 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition. However, pins that drive inductive loads (e.g. motor driver outputs, DC-DC converter outputs) may inevitably go below ground due to back EMF or electromotive force. In such cases, the user should make sure that such voltages going below ground will not cause the IC and the system to malfunction by examining carefully all relevant factors and conditions such as motor characteristics, supply voltage, operating frequency and PCB wiring to name a few.

### 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

#### 5. Recommended Operating Conditions

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

### 6. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

### 7. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

# 8. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

# 9. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

## **Operational Notes - continued**

### 10. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 93. Example of Monolithic IC Structure

#### 11. Ceramic Capacitor

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

### 12. Thermal Shutdown Circuit(TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

## 13. Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

# **Ordering Information**



# **Marking Diagram**



| Orderable Part Number | Output Voltage | Part Number Making |
|-----------------------|----------------|--------------------|
| BD9P206EFV-CE2        | Adjustable     | D9P206             |
| BD9P236EFV-CE2        | 3.3 V          | D9P236             |
| BD9P256EFV-CE2        | 5.0 V          | D9P256             |

**Physical Dimension and Packing Information** 



# **Revision History**

| Date        | Revision | Changes     |
|-------------|----------|-------------|
| 04.Nov.2022 | 001      | New Release |

# **Notice**

### **Precaution on using ROHM Products**

1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| ſ | JÁPAN   | USA       | EU         | CHINA  |
|---|---------|-----------|------------|--------|
| Ī | CLASSⅢ  | CL ACCIII | CLASS II b | СГУССШ |
| ſ | CLASSIV | CLASSⅢ    | CLASSⅢ     | CLASSⅢ |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

## Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

## **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

## **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- Even under ROHM recommended storage condition, solderability of products out of recommended storage time period
  may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is
  exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### Other Precaution

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PAA-E Rev.004

### **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

Notice – WE Rev.001