

### Dear customer

ROHM Co., Ltd. ("ROHM"), on the 1st day of April, 2024, has absorbed into merger with 100%-owned subsidiary of LAPIS Technology Co., Ltd.

Therefore, all references to "LAPIS Technology Co., Ltd.", "LAPIS Technology" and/or "LAPIS" in this document shall be replaced with "ROHM Co., Ltd." Furthermore, there are no changes to the documents relating to our products other than the company name, the company trademark, logo, etc.

Thank you for your understanding.

ROHM Co., Ltd. April 1, 2024



# **ML5205**

5 seris cell Li-ion Rechargeable Battery Protection IC

#### ■ General Description

The ML5205 is a protection IC for the 3- to 5-cell Li-ion rechargeable battery pack. It detects individual cell overvoltage and battery cell open-wire, and alerts by alarm output signal.

#### ■ Features

• 3 to 5 cell high precision overvoltage detection function

Overvoltage detection threshold : 4.0V to 4.4V(5mV step), accuracy:  $\pm 25mV$  (0 °C to 60 °C) Overvoltage release threshold : 3.8V to 4.2V(10mV step), accuracy:  $\pm 50mV$  (0 °C to 60 °C)

Overvoltage detection delay time : 0 sec to 5.6 sec(typ)

• Open-wire detection function

 $\begin{array}{ll} \text{Open-wire detection threshold} &: 0.6V(typ) \\ \text{Open-wire detection sink current} &: \pm 0.8 \mu A(typ) \\ \text{Open-wire detection delay time} &: 0.6 \times 1.0 \times 1$ 

• Three types of alarm output

Selected from CMOS / Nch open drain / Pch open drain

• Number of connected battery cells detection function

By connecting batteries in order from the top and unused pins are connected to VDD, number of connected cells (3 to 5 cells) is automatically detected.

• Low current consumption  $: 3\mu A(typ), 5\mu A(max) (0^{\circ}C \text{ to } 60^{\circ}C)$ 

• Power supply voltage : +5V to +25V

• Operating temperature :  $-20^{\circ}$ C to  $+85^{\circ}$ C

• Package : 8 pin VSSOP

## Application

- ·Power tools and Garden tools
- · Cordless Cleaner

#### Part number

ML5205-001MB Nch open drain output



## ■ Block Diagram



## ■ Pin Configuration (top view)



■ Pin Description

| Pin No | Pin    | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | VDD    | _   | Power supply input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2      | V5     | I   | Battery cell 5 high voltage input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3      | V4     | 1   | Battery cell 5 low voltage input pin and Battery cell 4 high voltage input pin                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4      | V3     | [   | Battery cell 4 low voltage input pin and Battery cell 3 high voltage input pin                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5      | V2     | I   | Battery cell 3 low voltage input pin and Battery cell 2 high voltage input pin Should be connected to positive terminal of the highest battery cell for the 3 cell series connected battery pack application                                                                                                                                                                                                                                                                                                    |
| 6      | V1     | I   | Battery cell 2 low voltage input pin and Battery cell 1 high voltage input pin<br>Should be connected to positive terminal of the highest battery cell for the 3 or 4<br>cell series connected battery pack application                                                                                                                                                                                                                                                                                         |
| 7      | GND    | _   | Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 8      | /ALARM | 0   | Alarm signal output pin.  If CMOS output: Output level is "L" level(GND level) if overvoltage/ open-wire is detected, else "H" level (VDD power supply level). The reverse is selectable.  If Nch open drain output: Output level is "L" level(GND level) if overvoltage/ open-wire is detected, else "Hi-Z" level. The reverse is selectable.  If Pch open drain output: Output level is "H"level (VDD power supply level) if overvoltage/open-wire is detected, else "Hi-Z" level. The reverse is selectable. |

## ■ Absolute Maximum Ratings

(GND= 0 V, Ta = 25 °C)

|                              |                   |                                             | (OND= 0 V,               | 1a = 25 C) |
|------------------------------|-------------------|---------------------------------------------|--------------------------|------------|
| Item                         | Symbol            | Condition                                   | Rating                   | Unit       |
| Supply Voltage               | $V_{DD}$          | Applied to VDD pin                          | -0.3 to +32              | V          |
| Input Voltage                | V <sub>IN</sub>   | Applied to V5 to V1 pins                    | $-0.3$ to $V_{DD}+0.3$   | V          |
| Output Valtage               | V <sub>OUT1</sub> | Applied to /ALARM pin(CMOS, Pch open drain) | $-0.3$ to $V_{DD} + 0.3$ | V          |
| Output Voltage Vout2         |                   | Applied to /ALARM pin (Nch open drain)      | -0.3 to +32              | V          |
| Short-circuit output current | los               | Applied to /ALARM pin                       | 10                       | mA         |
| Power dissipation            | PD                | _                                           | 730                      | mW         |
| Storage temperature          | T <sub>STG</sub>  | _                                           | -55 to +150              | °C         |

## ■ Recommended Operating Conditions

(GND= 0 V)

| Item                  | Symbol          | Condition | Range      | Unit |
|-----------------------|-----------------|-----------|------------|------|
| Supply Voltage        | $V_{DD}$        | _         | 5 to 25    | V    |
| Operating temperature | T <sub>OP</sub> | _         | -20 to +85 | °C   |

## ■ Electrical Characteristics

## DC Characteristics

 $V_{DD}$ =5 to 25V, GND=0 V, Ta=-20 to +85°C

|                                   |                   | 0 1111                                              | I                    |      | 7 V, 14- 20 t      |      |
|-----------------------------------|-------------------|-----------------------------------------------------|----------------------|------|--------------------|------|
| Item                              | Symbol            | Condition                                           | Min.                 | Тур. | Max.               | Unit |
| V1, V2 pins input current         | Ivc <sub>12</sub> | Each cell voltage=<br>3.6V<br>Ta=25°C               | -1.0                 | -0.8 | -0.6               | μA   |
| V3, V4 pins input current         | I <sub>VC34</sub> | Each cell voltage=<br>3.6V<br>Ta=25°C               | 0.6                  | 0.8  | 1.0                | μА   |
| V5 pin input current              | I <sub>VC5</sub>  | Cell voltage= 3.6V                                  | -0.3                 | _    | 0.3                | μΑ   |
| /ALARM pin "H" output voltage     | Vона              | Іон= -100μΑ                                         | V <sub>DD</sub> -0.2 | _    | V <sub>DD</sub>    | V    |
| /ALARM pin "L" output voltage     | Vola              | I <sub>OL</sub> =500μA<br>V <sub>DD</sub> =8 to 25V | 0                    | _    | 0.5                | V    |
| /ALARM pin output leakage current | Iolka             | Output state is Hi-Z                                | -2                   |      | 2                  | μА   |
| V1,V2 pin "H" input voltage       | V <sub>IH</sub>   | 3cell, 4cell configuration                          | V <sub>DD</sub> -0.3 | _    | $V_{DD}$           | V    |
| V1,V2 pin "L" input voltage       | VIL               | 4cell, 5cell configuration                          | 0                    | _    | V <sub>DD</sub> -3 | V    |

## Supply Current Characteristics

 $V_{DD}$ =5 to 25V, GND=0 V, Ta=-20 to +85°C

| Item                   | Symbol           | Condition              | Min. | Тур. | Max. | Unit |
|------------------------|------------------|------------------------|------|------|------|------|
|                        |                  |                        |      |      |      |      |
|                        | $I_{DD}$         | No output load         | _    | 3    | 5    | μΑ   |
| Current consumption in |                  | Ta=0 to 60°C           |      |      |      |      |
| normal operation       |                  | Each cell voltage=3.6V |      |      |      |      |
|                        | I <sub>DDT</sub> | No output load         | _    | 3    | 7    | μΑ   |
|                        |                  | Ta=-20 to 85°C         |      |      |      |      |

(Note) VDD pin current consumption. V5 to V1 pin input current and /ALARM pin output current is not included.

## Detection Threshold Characteristics (Ta=0 to 60°C)

 $V_{DD}$ =18V, GND=0 V, Ta=0 to 60°C Item Symbol Condition Min. Тур. Max. Unit Overvoltage detection  $V_{OV}$ Vov-25m  $V_{\text{OV}}$ Vov+25m ٧ threshold Overvoltage release ٧ Vovr Vovr-50m  $V_{\text{\scriptsize OVR}}$ Vovr+50m threshold Open-wire detection / 0.5 0.6 0.7 ٧  $V_{\text{OW}}$ release threshold Quick test mode ٧ transition VDD-V5 pin  $V_{\mathsf{TSTT}}$ Ta=25°C 10 voltage difference Quick test mode release VDD-V5 pin voltage Ta=25°C 0 3 ٧ VTSTR difference

## Detection delay time Characteristics (Ta=0 to 60°C)

V<sub>DD</sub>=18V, GND=0 V, Ta=0 to 60°C 単位 Item Symbol Condition Min. Тур. Max. Cell voltage monitoring 400 300 500 ms  $t_{\mathsf{DET}}$ cycle Overvoltage detection Defined with 0 14 Cycle  $t_{\text{OV}}$ delay time setting range detection cycle Open-wire detection / Defined with 0 14 Cycle tow release delay time detection cycle Quick test mode cell Ta=25°C 75 100 125 **t**DETT ms voltage monitoring cycle Quick test mode overvoltage detection Defined with delay time, Cycle 1  $t_{\text{DOVW}}$ detection cycle time. Open-wire detection / release delay time

#### Code 001: Setting Parameters

|                                          |                 |                              |       | $V_{DD}=18V, GN$ | ID=0V, Ta=0 | to 60°C |
|------------------------------------------|-----------------|------------------------------|-------|------------------|-------------|---------|
| Items                                    | Symbols         | Condition                    | Min.  | Тур.             | Max.        | Unit    |
| Overvoltage detection threshold          | V <sub>OV</sub> | _                            | 4.175 | 4.200            | 4.225       | V       |
| Overvoltage release threshold            | Vovr            | _                            | 4.10  | 4.15             | 4.20        | V       |
| Overvoltage detection delay time         | tov             | Defined with detection cycle | 2     | _                | 3           | cycle   |
| Open-wire detection / release delay time | tow             | Defined with detection cycle | 2     | _                | 3           | cycle   |

## ■ Functional Description

#### Selecting the number of battery cells

By connecting batteries in order from the top and unused pins are connected to VDD, number of connected cells (3 to 5 cells) is automatically detected.

| Connected cells | V5 pin | V4 pin | V3 pin | V2 pin | V1 pin |
|-----------------|--------|--------|--------|--------|--------|
| 3 cells         | Cell   | Cell   | Cell   | VDD    | VDD    |
| 4 cells         | Cell   | Cell   | Cell   | Cell   | VDD    |
| 5 cells         | Cell   | Cell   | Cell   | Cell   | Cell   |

### ● /ALARM output pin

/ALARM pin output status for overvoltage/open-wire detected state.

|                                      | /ALARM pin output |                              |                |  |  |  |  |  |
|--------------------------------------|-------------------|------------------------------|----------------|--|--|--|--|--|
|                                      | CMOS              | Nch open drain<br>(code 001) | Pch open drain |  |  |  |  |  |
| Overvoltage/open-wire detected state | "L" level         | "L" level                    | "H" level      |  |  |  |  |  |
| Undetected state                     | "H" level         | "Hi-Z"                       | "Hi-Z"         |  |  |  |  |  |

(Note) The /ALARM pin output for detected state and undetected state is selectable the reverse.

#### Handling VDD pin and V1 to V5 pins

Since the VDD pin is the power supply input, put a noise elimination RC filter in front of the VDD input for stabilization. The resistor value of this noise filter should be adjusted so that the voltage drop across the resistor is smaller than 0.3 V.

The V1 to V5 pins are the monitor pins for individual cell voltages. Put a noise elimination RC filter in front of each battery cell to prevent false detection.

#### Power-on / Power-off sequence

Battery cells can be connected in any order, but it is recommend that the lowest voltage cell is connected first, and then connection continues from lower to higher voltage cells, and the highest voltage cell is connected last. There are no restrictions on the power supply voltage rise time at power-on, and power-off sequence or power supply voltage fall time at power-off.

It may transition to the open-wire detection or overvoltage detection state if it takes long time to connect all cells.

## Overvoltage detection function (if the overvoltage detection delay time =5 detection cycles)

After power-on, voltage monitoring is started with cycle of cell voltage monitoring cycle  $t_{DET}$  400ms(typ) . When any one or more battery cell voltages reach or exceed the overvoltage detection threshold  $V_{OV}$  for series six times, it detects overvoltage state. And in case of CMOS output, /ALARM pin output changes from "H" level to "L" level.

If the state in which cell voltage of all cell is lower than overvoltage detection threshold  $V_{\text{OV}}$  is detected only one time, detection delay time counting is not initialized, but if detected for series two times, detection delay time counting is initialized.

After the overvoltage detection, if the cell voltage of all cell is lower than overvoltage release threshold  $V_{OVR}$ , and in case of CMOS output, /ALARM pin output changes from "L" level to "H" level.



Open-wire detection function(if the open-wire detection delay time =8 detection cycles)
After power-on, voltage monitoring is started with cycle of cell voltage monitoring cycle t<sub>DET</sub> 400ms(typ).
When any one or more battery cell voltages reach or below the open-wire detection threshold V<sub>OW</sub> for series nine times, it detects open-wire. And in case of CMOS output, /ALARM pin output changes from "H" to "L" level

If the state in which cell voltage of all cell is higher than open-wire detection threshold  $V_{OW}$  is detected one time, detection delay counting is initialized.

After the open-wire detection, if the state in which cell voltage of all cell is higher than open-wire detection threshold  $V_{OW}$  is detected for series nine times, and in case of CMOS output, /ALARM pin output changes from "L" level to "H" level. If the state in which cell voltage of one or more cell is lower than open-wire detection threshold  $V_{OW}$  for once, detection time counting is initialized.



#### Quick test mode

In the Quick test mode, overvoltage/open wire detection cycle time is set 100ms(typ), overvoltage detection delay time and 0V battery detection delay time are set equal or shorter than one detection cycle. If the voltage of VDD pin is more than 10V higher than V5 pin, the state change into this quick test mode. For recovering from quick test mode to normal mode, set the voltage of VDD pin lower than "the voltage of V5 + 3V".

This test mode can decrease the test time after board mounting.



● Definition of overvoltage detection/release threshold voltage range and step The overvoltage detection/release thresholds can be defined as shown in the following table. Since some combinations are unavailable, contact us for detail.

| Detection threshold                               | Setting range                  | Step voltage |
|---------------------------------------------------|--------------------------------|--------------|
| Overvoltage detection threshold Vov               | 4.0V to 4.4V                   | 5mV          |
| Overvoltage release<br>threshold V <sub>OVR</sub> | V <sub>OV</sub> – (0 to 200mV) | 10mV         |

## Definition of overvoltage detection delay time and open-wire detection/release delay time range

The overvoltage detection delay time and open-wire detection delay time can be defined as shown in the following table.

| Delay time                                   |              | Settable time (detection cycle time)) |              |              |              |              |              | Unit         |              |               |                |                |                |                |       |
|----------------------------------------------|--------------|---------------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|----------------|----------------|----------------|----------------|-------|
| Overvoltage detection delay time             | 0<br>to<br>1 | 1<br>to<br>2                          | 2<br>to<br>3 | 3<br>to<br>4 | 4<br>to<br>5 | 5<br>to<br>6 | 6<br>to<br>7 | 7<br>to<br>8 | 8<br>to<br>9 | 9<br>to<br>10 | 10<br>to<br>11 | 11<br>to<br>12 | 12<br>to<br>13 | 13<br>to<br>14 | Cycle |
| Open-wire<br>detection/release<br>delay time | 0<br>to<br>1 | 1<br>to<br>2                          | 2<br>to<br>3 | 3<br>to<br>4 | 4<br>to<br>5 | 5<br>to<br>6 | 6<br>to<br>7 | 7<br>to<br>8 | 8<br>to<br>9 | 9<br>to<br>10 | 10<br>to<br>11 | 11<br>to<br>12 | 12<br>to<br>13 | 13<br>to<br>14 | Cycle |

| Delay time        |     | Settable time(detection cycle =400ms) |     |     |     |     |     |     |     |     | Unit |     |     |     |     |
|-------------------|-----|---------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|
| Overvoltage       | 0   | 0.4                                   | 0.8 | 1.2 | 1.6 | 2.0 | 2.4 | 2.8 | 3.0 | 3.6 | 4.0  | 4.4 | 4.8 | 5.2 |     |
| detection delay   | to  | to                                    | to  | to  | to  | to  | to  | to  | to  | to  | to   | to  | to  | to  | sec |
| time              | 0.4 | 8.0                                   | 1.2 | 1.6 | 2.0 | 2.4 | 2.8 | 3.2 | 3.6 | 4.0 | 4.4  | 4.8 | 5.2 | 5.6 |     |
| Open-wire         | 0   | 0.4                                   | 8.0 | 1.2 | 1.6 | 2.0 | 2.4 | 2.8 | 3.0 | 3.6 | 4.0  | 4.4 | 4.8 | 5.2 |     |
| detection/release | to  | to                                    | to  | to  | to  | to  | to  | to  | to  | to  | to   | to  | to  | to  | sec |
| delay time        | 0.4 | 8.0                                   | 1.2 | 1.6 | 2.0 | 2.4 | 2.8 | 3.2 | 3.6 | 4.0 | 4.4  | 4.8 | 5.2 | 5.6 |     |





■ Recommended values for External Components

| Component | Recommended |
|-----------|-------------|
| Component | Value       |
| $R_{VDD}$ | 1kΩ         |
| $C_{VDD}$ | 4.7μF       |
| RCELL     | 330Ω        |
| CCELL     | 0.22μF      |

## ■ Package Dimensions



#### Caution regarding surface mount type packages

Surface mount type packages are susceptible to heat applied in solder reflow and moisture absorbed during storage. Please contact your local ROHM sales representative for recommended mounting conditions (reflow sequence, temperature and cycles) and storage environment

## ■ Revision History

|              |              | Page     |          |                             |
|--------------|--------------|----------|----------|-----------------------------|
| Document No. | Issued date  | Before   | After    | Revision Description        |
|              |              | revision | revision |                             |
| FEDL5205-01  | 2021.03.23   | I        | _        | Frist edition issued        |
| FEDL5205-02  | 2021.07.27   | 2        | 2        | Change Block Diagram        |
| FEDL5205-03  | Jan. 9, 2024 | 1        | 1        | Add Application Part number |
|              |              | 13       | 13       | Add Notes                   |

#### Notes

- 1) When using LAPIS Technology Products, refer to the latest product information and ensure that usage conditions (absolute maximum ratings\*1, recommended operating conditions, etc.) are within the ranges specified. LAPIS Technology disclaims any and all liability for any malfunctions, failure or accident arising out of or in connection with the use of LAPIS Technology Products outside of such usage conditions specified ranges, or without observing precautions. Even if it is used within such usage conditions specified ranges, semiconductors can break down and malfunction due to various factors. Therefore, in order to prevent personal injury, fire or the other damage from break down or malfunction of LAPIS Technology Products, please take safety at your own risk measures such as complying with the derating characteristics, implementing redundant and fire prevention designs, and utilizing backups and fail-safe procedures.
  - \*1: Absolute maximum ratings: a limit value that must not be exceeded even momentarily.
- 2) The Products specified in this document are not designed to be radiation tolerant.
- 3) Descriptions of circuits, software and other related information in this document are provided only to illustrate the standard operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. And the peripheral conditions must be taken into account when designing circuits for mass production. LAPIS Technology disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, and other related information.
- 4) No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of LAPIS Technology or any third party with respect to LAPIS Technology Products or the information contained in this document (including but not limited to, the Product data, drawings, charts, programs, algorithms, and application examples, etc.). Therefore, LAPIS Technology shall have no responsibility whatsoever for any dispute, concerning such rights owned by third parties, arising out of the use of such technical information.
- 5) LAPIS Technology intends our Products to be used in a way indicated in this document. Please be sure to contact a ROHM sales office if you consider the use of our Products in different way from original use indicated in this document. For use of our Products in medical systems, please be sure to contact a LAPIS Technology representative and must obtain written agreement. Do not use our Products in applications which may directly cause injuries to human life, and which require extremely high reliability, such as aerospace equipment, nuclear power control systems, and submarine repeaters, etc. LAPIS Technology disclaims any and all liability for any losses and damages incurred by you or third parties arising by using the Product for purposes not intended by us without our prior written consent.
- 6) All information contained in this document is subject to change for the purpose of improvement, etc. without any prior notice. Before purchasing or using LAPIS Technology Products, please confirm the latest information with a ROHM sales office. LAPIS Technology has used reasonable care to ensure the accuracy of the information contained in this document, however, LAPIS Technology shall have no responsibility for any damages, expenses or losses arising from inaccuracy or errors of such information.
- 7) Please use the Products in accordance with any applicable environmental laws and regulations, such as the RoHS Directive. LAPIS Technology shall have no responsibility for any damages or losses resulting non-compliance with any applicable laws or regulations.
- 8) When providing our Products and technologies contained in this document to other countries, you must abide by the procedures and provisions stipulated in all applicable export laws and regulations, including without limitation the US Export Administration Regulations and the Foreign Exchange and Foreign Trade Act.
- 9) Please contact a ROHM sales office if you have any questions regarding the information contained in this document or LAPIS Technology's Products.
- 10) This document, in part or in whole, may not be reprinted or reproduced without prior consent of LAPIS Technology.

(Note) "LAPIS Technology" as used in this document means LAPIS Technology Co., Ltd.

Copyright 2021 – 2024 LAPIS Technology Co., Ltd.

# LAPIS Technology Co., Ltd.

2-4-8 Shinyokohama, Kouhoku-ku, Yokohama 222-8575, Japan https://www.lapis-tech.com/en/

LTSZ08023 • 01 • 002