

January 9, 2024

# **ML5232**

Overvoltage Protector for 14-Series Cell Li-ion Rechargeable Batteries

#### ■ General Description

The ML5232 is an overvoltage protection IC for 14-series-cell Li-ion rechargeable battery packs. It asserts the "L" level on the N-channel open drain alarm output and the "H" level on the CMOS alarm output if overvoltage condition is detected on any single cell.

#### Features

• 14-series-cell high-precision overvoltage detection

Individual cell monitoring performed

Fewer cells supported by shorting cell inputs.

Overvoltage detection threshold/accuracy :  $4.35 \text{ V} \pm 20 \text{ mV} \text{ (max)}$ Overvoltage release threshold/accuracy :  $3.90 \text{ V} \pm 30 \text{ mV} \text{ (max)}$ 

• Integrated detection delay timer

Overvoltage detection delay : 2 sec Overvoltage release delay : 0.2 sec

Overvoltage detection and release delays are reduced to 0.1 sec in the customer test mode

• Dual overvoltage alarm outputs

Both the OVN pin (N-channel open-drain) and the OV pin (CMOS) are available for overvoltage alarm output

• Externally-controlled overvoltage alarm

OVN and OV alarms enabled by the CTRL pin input

- Variety of overvoltage thresholds and detection delays can be redefined and supplied as code products
- Low current consumption

Normal operation state :  $2.5 \mu A (typ)$ ,  $8\mu A (max)$ Overvoltage state :  $4.5 \mu A (typ)$ ,  $15\mu A (max)$ 

• Supply voltage : +7 V to +80 V

• Operating temperature :  $-40 \,^{\circ}\text{C}$  to  $+105 \,^{\circ}\text{C}$ 

• Package : 20-pin TSSOP

#### Application

- ·Power tools and Garden tools
- · Cordless Cleaner
- •E-Bike and Electric assisted bicycle
- •Uninterruptible Power Supplies (UPS)
- •Energy Storage Systems (ESS)

#### ■ Part number

ML5232-001TD



## ■ Block Diagram



## ■ Pin Configuration (Top View)



■ Pin Description

| Pin No. | Pin name | I/O | Description                                                                                                                                                                                           |  |
|---------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1       | VDD      | _   | Power supply pin. Configure an external CR noise filter.                                                                                                                                              |  |
| 2       | V14      | I   | Cell 14 positive input pin.                                                                                                                                                                           |  |
| 3       | V13      | I   | Cell 14 negative input and Cell 13 positive input pin.                                                                                                                                                |  |
| 4       | V12      | I   | Cell 13 negative input and Cell 12 positive input pin.                                                                                                                                                |  |
| 5       | V11      | I   | Cell 12 negative input and Cell 11 positive input pin.                                                                                                                                                |  |
| 6       | V10      | I   | Cell 11 negative input and Cell 10 positive input pin.                                                                                                                                                |  |
| 7       | V9       | I   | Cell 10 negative input and Cell 9 positive input pin.                                                                                                                                                 |  |
| 8       | V8       | I   | Cell 9 negative input and Cell 8 positive input pin.                                                                                                                                                  |  |
| 9       | V7       | I   | Cell 8 negative input and Cell 7 positive input pin.                                                                                                                                                  |  |
| 10      | V6       | I   | Cell 7 negative input and Cell 6 positive input pin.                                                                                                                                                  |  |
| 11      | V5       | I   | Cell 6 negative input and Cell 5 positive input pin.                                                                                                                                                  |  |
| 12      | V4       | I   | Cell 5 negative input and Cell 4 positive input pin.                                                                                                                                                  |  |
| 13      | V3       | I   | Cell 4 negative input and Cell 3 positive input pin.                                                                                                                                                  |  |
| 14      | V2       | I   | Cell 3 negative input and Cell 2 positive input pin.                                                                                                                                                  |  |
| 15      | V1       | I   | Cell 2 negative input and Cell 1 positive input pin.                                                                                                                                                  |  |
| 16      | GND      | _   | Ground pin.                                                                                                                                                                                           |  |
| 17      | OVN      | 0   | High voltage N-channel open drain output for overvoltage alarm.  Hi-Z output in normal state and "L" level output in the overvoltage state.                                                           |  |
| 18      | CTRL     | I   | High voltage CMOS input for controlling OVN and OV status.  Assert "L" level to emulate the overvoltage state.  Tied to "H" level (VDD level) in the normal state.                                    |  |
| 19      | OV       | 0   | Regular voltage CMOS output for overvoltage alarm, internally pulled down with a 25 k $\Omega$ resistor. "L" level output in normal state and "H" level (VREG level) output in the overvoltage state. |  |
| 20      | VREG     | 0   | Integrated 4.3 V regulator output. Tied to GND through a 0.1 $\mu$ F or larger capacitor. Do not supply power to external circuits.                                                                   |  |

## ■ Absolute Maximum Ratings

GND= 0 V, Ta = 25 °C

| Item                         | Symbol            | Conditions                        | Rating                        | Unit |
|------------------------------|-------------------|-----------------------------------|-------------------------------|------|
| Supply voltage               | $V_{DD}$          | Applied to VDD pin                | -0.3 to +86.5                 | V    |
| Innut voltage                | V <sub>IN1</sub>  | Applied to V14 to V1 pins         | -0.3 to V <sub>DD</sub> +0.6  | V    |
| Input voltage                | V <sub>IN2</sub>  | Applied to CTRL pin               | -0.3 to +86.5                 | V    |
|                              | V <sub>OUT1</sub> | Applied to OVN pin                | -0.3 to +86.5                 | V    |
| Output voltage               | V <sub>OUT2</sub> | Applied to OV pin                 | -0.3 to V <sub>REG</sub> +0.3 | V    |
|                              | Vоитз             | Applied to VREG pin               | -0.3 to +6.5                  | V    |
| Power dissipation            | $P_D$             | _                                 | 1.0                           | W    |
| Short-circuit output current | los               | Applied to OV, OVN, and VREG pins | 10                            | mA   |
| Storage temperature          | Тѕтс              | _                                 | -55 to +150                   | °C   |

## ■ Recommended Operating Conditions

GND= 0 V

| Item                  | Symbol          | Conditions         | Range       | Unit |
|-----------------------|-----------------|--------------------|-------------|------|
| Supply voltage        | $V_{DD}$        | Applied to VDD pin | 7 to 80     | V    |
| Operating temperature | T <sub>OP</sub> | _                  | -40 to +105 | °C   |

## ■ Electrical Characteristics

## DC Characteristics

|                                           | $V_{DD}=7 V \text{ to } 80$ | 0 V, GND=0 \                                          | /, Ta=-40 to +        | 105 °C |                     |      |
|-------------------------------------------|-----------------------------|-------------------------------------------------------|-----------------------|--------|---------------------|------|
| Item                                      | Symbol                      | Conditions                                            | Min.                  | Тур.   | Max.                | Unit |
| CTRL pin "H" input voltage                | ViH                         | _                                                     | 0.8×V <sub>DD</sub>   | _      | V <sub>DD</sub>     | V    |
| CTRL pin "L" input voltage                | V <sub>IL</sub>             | _                                                     | 0                     | _      | 0.2×V <sub>DD</sub> | V    |
| CTRL pin "H" input current                | Iн                          | $V_{IH} = V_{DD}$                                     | _                     | _      | 5                   | μA   |
| CTRL pin "L" input current                | Iı∟                         | V <sub>IL</sub> = GND                                 | <b>-</b> 5            | _      | _                   | μA   |
| Cell monitor pins V14 to V1 input current | l <sub>INVC</sub>           | Average current during normal operation               | -0.1                  | 0.1    | 3                   | μA   |
| OVN pin "L" output voltage                | VoL                         | I <sub>OL</sub> = 100 μA                              | _                     | _      | 0.2                 | V    |
| OVN pin output leakage current            | lolk                        | V <sub>OUT</sub> = 0 V to 80 V                        | <b>-</b> 5            |        | 5                   | μA   |
| OV pin "H" output voltage                 | V <sub>OH</sub>             | Ι <sub>ΟΗ</sub> = -100 μΑ                             | V <sub>REG</sub> -0.2 |        | $V_{REG}$           | V    |
| OV pin pull-down resistance               | R <sub>PD</sub>             | V <sub>OL</sub> =1V                                   | 10                    | 25     | 40                  | kΩ   |
| VREG pin output voltage                   | V <sub>REG</sub>            | VDD=7V to 64V<br>With a 0.5mA or<br>less load current | 3.8                   | 4.3    | 4.8                 | V    |

## Supply Current Characteristics

V<sub>DD</sub>= 7 V to 64 V, GND=0 V, Ta=-40 to +105 °C

|                                       |                   |                                           | 1    | ,    | ,    |      |
|---------------------------------------|-------------------|-------------------------------------------|------|------|------|------|
| Item                                  | Symbol            | Conditions                                | Min. | Тур. | Max. | Unit |
| Current consumption not               | I <sub>DD1</sub>  | No output load                            |      | 2.5  | 6    | μA   |
| · · · · · · · · · · · · · · · · · · · | וטטו              | $Ta = -40 \text{ to } 60^{\circ}\text{C}$ |      | U    | μΛ   |      |
| in overvoltage state                  | I <sub>DD1T</sub> | No output load                            |      | 2.5  | 8    | μΑ   |
| Current consumption in                |                   | No autout load                            |      | 4.5  | 4.5  |      |
| overvoltage state                     | IDD2              | No output load                            | _    | 4.5  | 15   | μA   |

## • Detection Threshold Characteristics (Ta = 25 °C)

V<sub>DD</sub>=56 V, GND=0 V, Ta=+25 °C

|                               |                  |                    |      | 00 , - |      |      |
|-------------------------------|------------------|--------------------|------|--------|------|------|
| Item                          | Symbol           | Conditions         | Min. | Тур.   | Max. | Unit |
| Overvoltage threshold         | Vov              |                    | 4.33 | 4.35   | 4.37 | V    |
| Overvoltage release threshold | V <sub>OVR</sub> | I                  | 3.87 | 3.90   | 3.93 | V    |
| V14 pin activation threshold  | V <sub>CON</sub> | V14-to-V13 voltage | 1.5  | 2.0    | 2.5  | V    |

## • Detection Threshold Characteristics (Ta = 0 to 60 °C)

V<sub>DD</sub>=56 V, GND=0 V, Ta=0 to 60 °C

|                               |                   |            | <b>∨</b> DD- | -30 V, GIVD- | 0 v, ra-0 ic | 00 0 |
|-------------------------------|-------------------|------------|--------------|--------------|--------------|------|
| Item                          | Symbol            | Conditions | Min.         | Тур.         | Max.         | Unit |
| Overvoltage threshold         | Vov               |            | 4.325        | 4.350        | 4.375        | V    |
| Overvoltage release threshold | Vovr              |            | 3.85         | 3.90         | 3.95         | V    |
| Low VREG threshold            | V <sub>UREG</sub> |            | 3.0          | 3.4          | 3.8          | V    |
| VREG recovery threshold       | V <sub>RREG</sub> |            | 3.4          | 3.8          | 4.2          | V    |

## • Detection Threshold Characteristics (Ta = 105 °C)

V<sub>DD</sub>=56 V, GND=0 V, Ta=105 °C

| Item                          | Symbol | Conditions | Min. | Тур. | Max. | Unit |
|-------------------------------|--------|------------|------|------|------|------|
| Overvoltage threshold         | Vov    | _          | 4.30 | 4.35 | 4.40 | V    |
| Overvoltage release threshold | Vovr   | _          | 3.8  | 3.9  | 4.0  | V    |

V---E6 V CND-0 V To-+25 °C

## • Detection Delay Time Characteristics (Ta = 25 °C)

|                                                       |                   |                          |      | V <sub>DD</sub> =56 V, G | ND=0 V, Ia= | +25 -0 |
|-------------------------------------------------------|-------------------|--------------------------|------|--------------------------|-------------|--------|
| ltem                                                  | Symbol            | Conditions               | Min. | Тур.                     | Max.        | Unit   |
| Overvoltage detection delay time (Note)               | tov               | _                        | 1.7  | 2.0                      | 2.4         | sec    |
| Overvoltage release delay time (Note)                 | tovr              |                          | 0.16 | 0.2                      | 0.24        | sec    |
|                                                       | t <sub>DET1</sub> | During normal state      | 320  | 400                      | 480         | ms     |
| Cell voltage monitor cycle                            | t <sub>DET2</sub> | During overvoltage state | 80   | 100                      | 120         | ms     |
| Overvoltage detection delay in quick test mode (Note) | tovт              |                          | 80   | 100                      | 120         | ms     |
| Overvoltage release delay in quick test mode (Note)   | tovrt             | _                        | 80   | 100                      | 120         | ms     |
| Quick test mode transition time                       | tтsт              | _                        | 15   | 25                       | 35          | ms     |

(Note) The actual overvoltage detection and release delays may include the time lag incorporated by the cell voltage monitor cycle.

## Detection Delay Time Characteristics (Ta = 0 to 60 °C)

V<sub>DD</sub>=56 V, GND=0 V, Ta=0 to 60 °C Symbol Conditions Item Min. Тур. Max. Unit Overvoltage detection delay 1.6 2.0 2.5 sec tov (Note) Overvoltage release delay 0.14 0.2 0.26 sec  $t_{\text{OVR}}$ (Note) 300 400 500 During normal state t<sub>DET1</sub> ms Cell voltage monitor cycle During overvoltage 75 100 125 ms t<sub>DET2</sub> state

(Note) The actual overvoltage detection and release delays may include the time lag incorporated by the cell voltage monitor cycle.

- Timing Diagrams
  - During Battery Cell Connection



## Overvoltage Detection and Release



Transition to and Return from Quick Test Mode



#### Functional Description

#### Selecting Cell Count in the Battery Pack

If the serial cell count is fewer than 14, Vn pins from V1 to upward are not used. All unused pins should be tied to GND.

#### OV and OVN state control with CTRL Pin

The "L" level input on the CTRL pin emulates the overvoltage state.

The following table shows the OV and OVN pin output states depending on the CTRL level.

| CTRL pin input | OV pin output                  | OVN pin output  | Remarks           |
|----------------|--------------------------------|-----------------|-------------------|
| "L" level      | "H" level (4.3 V)              | "L" level (0 V) | Overvoltage state |
| "H" level      | "L" level<br>(25 kΩ pull-down) | "Hi-Z" level    | Normal state      |

#### Handling VDD and V1 to V14 Pins

Since the VDD pin is power supply input, configure a noise elimination RC filter circuit in front of the VDD input for stabilization.

The V1 to V14 pins are the monitor pins for individual cell voltages. Configure a noise elimination RC filter circuit in front of each cell voltage input to prevent a false detection. All unused Vn pins should be tied to GND in battery packs with fewer than 14 cells.

## Handling VREG Pin

The VREG pin is the output pin of the internal regulator and also sources power to internal circuits. Connect a  $0.1~\mu F$  or larger capacitor between this pin and GND for stabilization. Do not source power to external circuits since its current supply capacity is limited.

#### Unused Pins Treatment

Unused pins should be handled according to the following table.

| Unused pins | Recommended treatment |  |  |
|-------------|-----------------------|--|--|
| Vn          | Connected to GND      |  |  |
| CTRL        | Connected to VDD      |  |  |
| OV          | Open                  |  |  |
| OVN Open    |                       |  |  |

#### Overvoltage Detection Flow

Below is the operation flow chart at overvoltage detection. Normal state (not in overvoltage state) is assumed initially.



#### Overvoltage Release Flow

Below is the operation flow chart at overvoltage release. Overvoltage state is assumed initially.



#### V14-to-V13 Level Check

The voltage between the V14 and V13 pins is analyzed to avoid false overvoltage alarm during battery cell assembly. Individual cell voltage monitoring is performed every 400 ms, when the VREG output voltage exceeds the VREG recovery threshold  $V_{\text{RREG}}$ .

If the V14-to-V13 level is below the V14 activation threshold  $V_{CON}$ , overvoltage detection is overridden, ignoring all overvoltage conditions. When the V14-to-V13 level exceeds the V14 activation threshold  $V_{CON}$ , overvoltage alarm is triggered normally.

### Reduced Cell Monitoring Cycle and Overvoltage Detection/Release Delays

The quick test mode is provided in which cell monitor cycle, overvoltage detection delay, and overvoltage release delay are reduced to 100 ms (typ).

To enter the quick test mode, assert "L" on the CTRL pin while power is turned on and keep it for longer than the quick test mode transition time  $t_{TST}$  after the VREG output level has reached the VREG recovery threshold  $V_{RREG}$ . To exit the quick test mode, assert "H" on the CTRL pin and then pull it to "L".

The quick test mode can significantly reduce the production test time for the assembled modules.



#### Power-on/Power-off Sequence

Battery cells can be connected in any order, but the recommended connection sequence is to start with the GND and VDD pins, followed by Vn pins from the bottom to the top of the cell stack.

If cell connection is not completed within overvoltage detection delay  $t_{\rm OV}$ , the overvoltage state may be detected. To avoid such false detection, overvoltage detection is performed only after the V14-to-V13 level reaches the V14 active threshold  $V_{\rm CON}$ . Therefore the V14 pin should be connected in the last step of pack assembly. Likewise, if the V14 pin stems from the VDD pin via a resistor, the highest battery cell (the V14 and VDD pins) should be connected at the end.

There are no restrictions on the power supply voltage rise time at power-on, power-off sequence, and power supply voltage fall time at power-off.

## Overvoltage Detection and Release Threshold Options

Overvoltage detection and release thresholds can be defined according to the range and step specified in the following table. Some combinations are unavailable due to conflicts. Contact us for details.

| Detecting voltage               | Range          | Step voltage |
|---------------------------------|----------------|--------------|
| Overvoltage detection threshold | 4.0 V to 4.4 V | 25 mV        |
| Overvoltage release threshold   | 3.6 V to 4.0 V | 100 mV       |

## Overvoltage Detection and Release Delay Options

Overvoltage detection and release delays can be selected from the values in the following table.

| Delay time                  | Configurable delay |     |     | Unit |   |     |
|-----------------------------|--------------------|-----|-----|------|---|-----|
| Overvoltage detection delay | 1                  | 2   | 3   | 4    | 5 | sec |
| Overvoltage release delay   | 0.2                | 0.4 | 0.6 | 0.8  | 1 | sec |

■ Application Circuit Example (8-cell system)



■ Recommended Values for External Components

| Component        | Recommended                  |  |  |
|------------------|------------------------------|--|--|
|                  | value                        |  |  |
| R <sub>VDD</sub> | 1 k $\Omega$ to 2 k $\Omega$ |  |  |
| C <sub>VDD</sub> | 0.1 µF or more               |  |  |
| R <sub>CEL</sub> | 1 kΩ to 10 kΩ                |  |  |
| C <sub>CEL</sub> | 0.1 µF or more               |  |  |
| C <sub>REG</sub> | 0.1 µF or more               |  |  |

| Component      | Recommended |  |  |
|----------------|-------------|--|--|
|                | value       |  |  |
| Ro             | 1 ΜΩ        |  |  |
| Rup ,Rown      | 100 kΩ      |  |  |
| Rgs            | 1 ΜΩ        |  |  |
| R <sub>G</sub> | 1 kΩ        |  |  |

(Note) The circuit examples and recommended values of external parts provided here do not guarantee the device performance under all conditions. Full and detailed evaluations are suggested on your actual applications before deciding your circuits and part constants.

## ■ Package Dimensions



### Caution regarding surface mount type packages

Surface mount type packages are susceptible to applied heat in solder reflow or moisture absorption during storage. Please contact your local ROHM sales representative for the recommended mounting conditions (reflow sequence, temperature and cycles) and storage environment.

## ■ Revision History

|              |              | Page     |          |                                           |  |
|--------------|--------------|----------|----------|-------------------------------------------|--|
| Document No. | Issue date   | Before   | After    | Revision description                      |  |
|              |              | revision | revision |                                           |  |
| FEDL5232-01  | Sep 6, 2016  | -        | -        | 1st edition issued                        |  |
| FEDL5232-02  | Dec. 1, 2020 | -        | -        | Changed Company name                      |  |
|              |              | 17       | 17       | Changed "Notes"                           |  |
| FEDL5232-03  | Jan. 9, 2024 | 1        | 1        | Add Application Part number, Delete notes |  |
|              |              | 17       | 17       | Add Notes                                 |  |

#### Notes

- 1) When using LAPIS Technology Products, refer to the latest product information and ensure that usage conditions (absolute maximum ratings\*1, recommended operating conditions, etc.) are within the ranges specified. LAPIS Technology disclaims any and all liability for any malfunctions, failure or accident arising out of or in connection with the use of LAPIS Technology Products outside of such usage conditions specified ranges, or without observing precautions. Even if it is used within such usage conditions specified ranges, semiconductors can break down and malfunction due to various factors. Therefore, in order to prevent personal injury, fire or the other damage from break down or malfunction of LAPIS Technology Products, please take safety at your own risk measures such as complying with the derating characteristics, implementing redundant and fire prevention designs, and utilizing backups and fail-safe procedures.
  - \*1: Absolute maximum ratings: a limit value that must not be exceeded even momentarily.
- 2) The Products specified in this document are not designed to be radiation tolerant.
- 3) Descriptions of circuits, software and other related information in this document are provided only to illustrate the standard operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. And the peripheral conditions must be taken into account when designing circuits for mass production. LAPIS Technology disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, and other related information.
- 4) No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of LAPIS Technology or any third party with respect to LAPIS Technology Products or the information contained in this document (including but not limited to, the Product data, drawings, charts, programs, algorithms, and application examples, etc.). Therefore, LAPIS Technology shall have no responsibility whatsoever for any dispute, concerning such rights owned by third parties, arising out of the use of such technical information.
- 5) LAPIS Technology intends our Products to be used in a way indicated in this document. Please be sure to contact a ROHM sales office if you consider the use of our Products in different way from original use indicated in this document. For use of our Products in medical systems, please be sure to contact a LAPIS Technology representative and must obtain written agreement. Do not use our Products in applications which may directly cause injuries to human life, and which require extremely high reliability, such as aerospace equipment, nuclear power control systems, and submarine repeaters, etc. LAPIS Technology disclaims any and all liability for any losses and damages incurred by you or third parties arising by using the Product for purposes not intended by us without our prior written consent.
- 6) All information contained in this document is subject to change for the purpose of improvement, etc. without any prior notice. Before purchasing or using LAPIS Technology Products, please confirm the latest information with a ROHM sales office. LAPIS Technology has used reasonable care to ensure the accuracy of the information contained in this document, however, LAPIS Technology shall have no responsibility for any damages, expenses or losses arising from inaccuracy or errors of such information.
- 7) Please use the Products in accordance with any applicable environmental laws and regulations, such as the RoHS Directive. LAPIS Technology shall have no responsibility for any damages or losses resulting non-compliance with any applicable laws or regulations.
- 8) When providing our Products and technologies contained in this document to other countries, you must abide by the procedures and provisions stipulated in all applicable export laws and regulations, including without limitation the US Export Administration Regulations and the Foreign Exchange and Foreign Trade Act.
- Please contact a ROHM sales office if you have any questions regarding the information contained in this document or LAPIS Technology's Products.
- 10) This document, in part or in whole, may not be reprinted or reproduced without prior consent of LAPIS Technology.

(Note) "LAPIS Technology" as used in this document means LAPIS Technology Co., Ltd.

Copyright 2016 – 2024 LAPIS Technology Co., Ltd.

# LAPIS Technology Co., Ltd.

2-4-8 Shinyokohama, Kouhoku-ku, Yokohama 222-8575, Japan https://www.lapis-tech.com/en/

LTSZ08023 • 01 • 002