

### Dear customer

ROHM Co., Ltd. ("ROHM"), on the 1st day of April, 2024, has absorbed into merger with 100%-owned subsidiary of LAPIS Technology Co., Ltd.

Therefore, all references to "LAPIS Technology Co., Ltd.", "LAPIS Technology" and/or "LAPIS" in this document shall be replaced with "ROHM Co., Ltd." Furthermore, there are no changes to the documents relating to our products other than the company name, the company trademark, logo, etc.

Thank you for your understanding.

ROHM Co., Ltd. April 1, 2024



# ML610Q305/306

8-bit Microcontroller with Voice Output Function

### GENERAL DESCRIPTION

### Ÿ Please see the "Notes" and the "Notes for product usage" in this document.

Equipped with a 8-bit CPU nX-U8/100, the ML610Q305/306 is a high-performance 8-bit CMOS microcontroller that integrates a wide variety of peripherals such as timer, synchronous serial port, successive approximation type 10-bit A/D converter and voice output function. The nX-U8/100 CPU is capable of executing instructions efficiently on a one-instruction-per-clock-pulse basis through parallel processing by the 3-stage pipelined architecture. The ML610Q305/306 is also equipped with a flash memory\* that has achieved low voltage and low power consumption (at read) equivalent to mask ROM, so it is best suited to battery-driven applications such as alarm and portable devices. In addition, it has an on-chip debugging function, which allows software debugging/rewriting with the LSI mounted on the board.

\*: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc. SuperFlash® is a registered trademark of Silicon Storage Technology, Inc.

#### **FEATURES**

#### · CPU

- 8-bit RISC CPU (CPU name: nX-U8/100)
- Instruction system: 16-bit instructions
- Instruction set: Transfer, arithmetic operations, comparison, logic operations, multiplication/division, bit manipulations, bit logic operations, jump, conditional jump, call return stack manipulations, arithmetic shift, and so on
- On-Chip debug function
- Minimum instruction execution time

Approx 30.5 ms (@32.768kHz system clock)

Approx 0.244 ms (@4.096 MHz system clock)@ $V_{DD}$ =2.0 to 5.5V

Approx 0.122 ms (@8.192 MHz system clock)@ $V_{DD}$ =2.2 to 5.5V

### · Internal memory

- Has 96-Kbyte flash ROM(48K ' 16-bits) built in. (1 K byte of test domain that it cannot be used is included)
- Has 2-Kbyte flash ROM built in. (area in which self rewriting is possible (512byte '4))
- Internal 1Kbyte RAM (1K ' 8 bits)

#### · Interrupt controller

- 2 non-maskable interrupt sources

Internal source: 1(Watchdog timer)

External source: 1(NMI)

- 24 maskable interrupt sources

Internal source: 16(SSIO0, SSIO1, UART, I2C bus master/slave interface, Timer 0, Timer 1, Timer 2, Timer 3,

A/D converter, Voice sound reproduction, Speaker pin short detection, TBC128Hz, TBC32Hz,

TBC16Hz, TBC2Hz)

External source: 8(P80, P81, P82, P83, P84, P85, P86, P87)

#### · Time base counter

- Low-speed time base counter ' 1 channel
- High-speed time base counter '1 channel

#### · Watchdog timer

- Generates a non-maskable interrupt upon the first overflow and a system reset occurs upon the second
- Free running
- Overflow period: 4 types selectable (125ms, 500ms, 2s, and 8s at 32.768kHz)



#### Timers

8 bits × 4ch (16-bit configuration available)

#### •Voice output function

- Voice synthesis method: 4-bit ADPCM2 / non-linear 8-bit PCM / straight 8-bit PCM / straight 16-bit PCM / HQ-ADPCM
- Sampling frequency: 8kHz, 16kHz, 32 kHz, 10.7kHz, 21.3 kHz, 6.4kHz, 12.8kHz, 25.6 kHz

#### •Successive approximation type A/D converter

- 10-bit A/D converter
- Input: 3ch (ch0-2:External input) (for ML610Q305) / 4ch (ch0-3:External input) (for ML610Q306)
- Conversion time: 24.4 μs per channel at 4.096MHz V<sub>DD</sub>≥2.2V
- Conversion time: 12.2 μs per channel at 8.192MHz V<sub>DD</sub>≥2.5V
- Continuous conversion / Single conversion selectable

### •Synchronous serial port

- 2ch
- Master/slave selectable
- LSB first/MSB first selectable
- 8-bit length/16-bit length selectable

#### •UART

- Half-duplex × 1ch
- TXD/RXD
- Bit length, parity/no parity, odd parity/even parity, 1 stop bit/2 stop bits
- Positive logic/negative logic selectable
- Built-in baud rate generator

#### •I<sup>2</sup>C bus interface

- Master function: standard mode (100 kbps) and Fast mode (400 kbps)
- Slave function: standard mode (100 kbps) and Fast mode (400 kbps)

### •General-purpose ports

- Input-only port  $\times$  1ch
- Output-only port × 3ch (including secondary functions)
- Input/output port × 12ch (including secondary functions)

(P40 to P42 uses also as an A/D converter input port.) (for ML610Q305)

× 15ch (including secondary functions)

(P40 to P43 uses also as an A/D converter input port.) (for ML610Q306)

### •Speaker amplifier(D-class) output power

- -1.0W(at 5.0V)/0.45W(at 3.0V)
- Disconnection detection circuit
- Speaker pin short detection circuit

#### $\bullet$ Reset

- Reset through the RESET\_N pin
- Power-on reset generation when powered on
- Reset by the watchdog timer (WDT) overflow
- PLL oscillation stop detection reset
- Low level detection (LLD) reset

#### •Clock

Low-speed clock

Built-in RC oscillation (32.768 kHz)

- High-speed clock

Built-in PLL oscillation (Approx. 1.024MHz / 2.048MHz / 4.096MHz / 8.192MHz)

### •Power management

- STOP mode: Stop of oscillation (Operations of CPU and peripheral circuits are stopped.)
- HALT mode: Instruction execution by CPU is suspended (peripheral circuits are in operating states).
- Clock gear: The frequency of high-speed system clock can be changed by software (1/2, 1/4, 1/8, or 1/16 of the oscillation clock)
- Block control function: Operation of an intact functional block circuit is powerd down. (register reset and clock stop)

#### Shipment

- 32-pin WQFN (P-WQFN32-0505-0.50-A63)
   ML610Q305-xxxGD (blank product: ML610Q305-NNNGD)
- 32-pin TQFP (P-TQFP32-0707-0.80-ZK6 or P-TQFP32-0707-0.80-Z6K6)
   ML610Q305-xxxTB (blank product: ML610Q305-NNNTB)
- 36-pin WQFN (P-WQFN36-0606-0.50-A63)
   ML610Q306-xxxGD (blank product: ML610Q306-NNNGD)
   xxx: ROM code number

### •Guaranteed operating range

- Operating temperature: –40°C to 85°C
- Operating voltage:  $V_{DD} = 2.0V$  to 5.5V,  $SPV_{DD} = 2.0V$  to 5.5V

### **BLOCK DIAGRAM**

ML610Q305/306 Block Diagram



- \*: Secondary or tertiary function
- \*1: Select I/O port or A/D converter input terminal

### PIN CONFIGURATION

Pin Layout of ML610Q305 32pin WQFN Package(Top View)



Pin Layout of ML610Q305 32pin TQFP Package(Top View)



Pin Layout of ML610Q306 36pin WQFN Package(Top View)



(NC): No Connection

### LIST OF PIN

In the I/O column, "—" denotes a power pin, "I" an input pin, "O" an output pin, and "I/O" an input/output pin.

| In the I/O | column, ʻ     | "—" denotes       | a pow | er pin, "I" an input pin, "O" ar                                       | n output pin, a        | nd "I/O" an i | input/o    | utput pin.                                                      |
|------------|---------------|-------------------|-------|------------------------------------------------------------------------|------------------------|---------------|------------|-----------------------------------------------------------------|
| 36pin      | 32pin         |                   | Pr    | imary function                                                         |                        | Secondary     | /Tertiary  | function                                                        |
| WQFN       | WQFN<br>/TQFP | Pin name          | I/O   | Description                                                            | Secondary/<br>Tertiary | Pin name      | I/O        | Description                                                     |
| 15, 16     | 13, 14        | SPP               | 0     | Positive output pin of the built-in speaker amplifier                  | _                      | _             | _          | _                                                               |
| 17, 18     | 15, 16        | SPM               | 0     | Negative output pin of the built-in speaker                            | _                      | _             | _          | _                                                               |
| 19, 20     | 17, 18        | SPVss             | _     | Negative power supply pin for built-in speaker amplifier               | _                      | _             | _          | _                                                               |
| 21, 22     | 19, 20        | SPV <sub>DD</sub> | _     | Positive power supply pin for built-in speaker amplifier               | _                      | _             |            | _                                                               |
| 4, 26      | 3, 23         | $V_{SS}$          |       | Negative power supply pin                                              | _                      | _             |            |                                                                 |
| 27         | 24            | $V_{DDL}$         | _     | Power supply for internal logic (internally generated)                 | _                      | _             | _          | _                                                               |
| 28         | 25            | $V_{DD}$          | _     | Positive power supply pin                                              |                        |               | _          | _                                                               |
| 33         | 29            | $V_{REF}$         | _     | Reference power supply pin<br>for successive-approximation<br>type ADC | _                      | _             | _          | _                                                               |
| 14         | 12            | RESET_N           | ı     | Reset input pin                                                        | _                      | _             | _          | _                                                               |
| 11         | 9             | TEST0             | I/O   | Input/output pin for testing                                           | _                      | _             | _          | _                                                               |
| 8          | 7             | TEST1_N           | I     | Input pin for testing                                                  | _                      | _             | _          | _                                                               |
| 36         | 32            | NMI               | I     | Input port,<br>non-maskable interrupt                                  | _                      | _             | _          | _                                                               |
| 5          | 4             | P20/LED0          | 0     | Output port / LED port                                                 | Secondary              | LSCLK         | 0          | Low-speed clock output                                          |
| 3          | 2             | P21/LED1          | 0     | Output port / LED port                                                 | Secondary              | OUTCLK        | 0          | high-speed clock output                                         |
| 2          | 1             | P22/LED2          | 0     | Output port / LED port                                                 |                        |               | _          | _                                                               |
| 9          | 8             | P90               | 1/0   | Input port/Output port                                                 |                        |               | _          | _                                                               |
| 1          | _             | P91               | I/O   | Input port/Output port                                                 | _                      | _             | _          | _                                                               |
| 25         | _             | P92               | I/O   | Input port/Output port                                                 |                        |               | _          | _                                                               |
| 32         | 28            | P40/AIN0          | I/O   | Input port/Output port /Successive-approximation                       | Secondary              | SIN1          | 1          | SSIO1 data input                                                |
|            |               |                   |       | type ADC input0 Input port/Output port                                 | Tertiary<br>Secondary  | SIN0<br>SCK1  | I/O        | SSIO0 data input SSIO1 clock input/output                       |
| 31         | 27            | P41/AIN1          | I/O   | /Successive-approximation type ADC input1                              | Tertiary               | SCK0          | I/O        | SSIO0 clock input/output                                        |
| 30         | 26            | P42/AIN2          | I/O   | Input port/Output port /Successive-approximation                       | Secondary              | SOUT1         | 0          | SSIO1 data output                                               |
|            |               |                   | ., -  | type ADC input2                                                        | Tertiary               | SOUT0         | 0          | SSIO0 data output                                               |
| 29         | _             | P43/AIN3          | I/O   | Input port/Output port /Successive-approximation type ADC input3       | _                      | _             | _          | _                                                               |
| 6          | 5             | P80/EXI0          | I/O   | Input port/Output port /                                               | Secondary              | SDA           | I/O        | I <sup>2</sup> C data input/ output                             |
| 0          | J             | 1 00/L/10         | 1/0   | External interrupt                                                     | Tertiary               | SIN0          | I          | SSIO0 data input                                                |
| 7          | 6             | P81/EXI1          | I/O   | Input port/Output port / External interrupt                            | Secondary<br>Tertiary  | SCL<br>SCK0   | I/O<br>I/O | I <sup>2</sup> C clock input/output<br>SSIO0 clock input/output |
| 12         | 10            | P82/EXI2          | I/O   | Input port/Output port / External interrupt                            | Tertiary               | SOUT0         | 0          | SSIO0 data output                                               |
| 13         | 11            | P83/EXI3          | I/O   | Input port/Output port /<br>External interrupt                         |                        |               | _          | _                                                               |
| 23         | 21            | P84/EXI4          | I/O   | Input port/Output port /<br>External interrupt                         | Tertiary               | SIN1          | I          | SSIO1 data input                                                |
| 24         | 22            | P85/EXI5          | I/O   | Input port/Output port / External interrupt                            | Tertiary               | SCK1          | I/O        | SSIO1 clock input/output                                        |
| 34         | 30            | P86/EXI6          | I/O   | Input port/Output port / External interrupt                            | Secondary<br>Tertiary  | RXD0<br>SOUT1 | 0          | UART0 data input<br>SSIO1 data output                           |
| 35         | 31            | P87/EXI7          | I/O   | Input port/Output port / External interrupt                            | Secondary              | TXD0          | 0          | UART0 data output                                               |

Note:

The function which is not chosen is lost when either a secondary function or a tertiary function is chosen. However, when using it as an input, read-out of an input data is possible at a port n data register (PnD).

## PIN DESCRIPTION

In the I/O column, "—" denotes a power pin, "I" an input pin, "O" an output pin, and "I/O" an input/output pin.

| Pin name          | I/O     | Description                                                                                                                                                                                                                                                | Primary/<br>Secondary/<br>Tertiary | Logic    |
|-------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------|
| Power supply      |         |                                                                                                                                                                                                                                                            |                                    |          |
| Vss               | _       | Negative power supply pin                                                                                                                                                                                                                                  | _                                  | _        |
| $V_{DD}$          | _       | Positive power supply pin                                                                                                                                                                                                                                  | _                                  | _        |
| V <sub>DDL</sub>  |         | Positive power supply pin for internal logic (internally generated) Connect the capacitor $C_L(1uF)$ (Refer to Measuring circuit 1) to $V_{SS}$                                                                                                            | _                                  | _        |
| SPVss             | _       | Negative power supply pin for built-in speaker amplifier                                                                                                                                                                                                   | _                                  | _        |
| SPV <sub>DD</sub> | _       | Positive power supply pin for built-in speaker amplifier                                                                                                                                                                                                   | _                                  | _        |
| V <sub>REF</sub>  | _       | Reference power supply pin for successive-approximation type ADC                                                                                                                                                                                           | _                                  | _        |
| Test              |         |                                                                                                                                                                                                                                                            |                                    |          |
| TEST0             | I/O     | Input/output pin for testing. Has a pull-down resistor built in.                                                                                                                                                                                           | _                                  | Positive |
| TEST1_N           | Ι       | Input pin for testing. Has a pull-up resistor built in.                                                                                                                                                                                                    | _                                  | Negative |
| System            | •       |                                                                                                                                                                                                                                                            |                                    |          |
| RESET_N           | 1       | Reset input pin. When this pin is set to a "L" level, the device is placed in system reset mode and the internal circuit is initialized. If after that this pin is set to a "H" level, program execution starts. This pin has a pull-up resistor built in. | _                                  | Negative |
| LSCLK             | 0       | Low-speed clock output. This function is allocated to the secondary function of the P20 pin.                                                                                                                                                               | Secondary                          | _        |
| OUTCLK            | 0       | High-speed clock output. This function is allocated to the secondary function of the P21 pin.                                                                                                                                                              | Secondary                          | _        |
| General-purpos    | e Outp  | ut port                                                                                                                                                                                                                                                    |                                    |          |
| P20 to P22        | 0       | General-purpose output ports.  Provided with a secondary function. Cannot be used as ports if their secondary function is used.                                                                                                                            | Primary                            | Positive |
| General-purpos    | e Input |                                                                                                                                                                                                                                                            | T                                  | 1        |
| P40 to P42        | I/O     | General-purpose input/output ports.  Provided with a tertiary function. Cannot be used as ports if their tertiary function is used.                                                                                                                        | Primary                            | Positive |
| P43               | I/O     | General-purpose input/output port. (built into ML610Q306)                                                                                                                                                                                                  | Primary                            | Positive |
| P80 to P87        | I/O     | General-purpose input/output ports.  Provided with a secondary function or a tertiary function. Cannot be used as ports if their secondary function or tertiary function is used.                                                                          | Primary                            | Positive |
| P90               | I/O     | General-purpose input/output ports.                                                                                                                                                                                                                        | Primary                            | Positive |
| P91 to P92        | I/O     | General-purpose input/output port. (built into ML610Q306)                                                                                                                                                                                                  | Primary                            | Positive |
|                   |         | <u> </u>                                                                                                                                                                                                                                                   |                                    |          |

| Pin name                       | I/O     | Description                                                                                                                                                                                                                                 | Primary/<br>Secondary/<br>Tertiary | Logic                 |
|--------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------|
| I <sup>2</sup> C bus interface | !       |                                                                                                                                                                                                                                             |                                    |                       |
| SDA                            | I/O     | I <sup>2</sup> C data input/output pin. This pin is used as the secondary function of the P80 pin. This pin has an Nch open drain output. When using this pin as a function of the I <sup>2</sup> C, externally connect a pull-up resistor. | Secondary                          | Positive              |
| SCL                            | I/O     | I <sup>2</sup> C clock output pin. This pin is used as the secondary function of the P81 pin. This pin has an Nch open drain output. When using this pin as a function of the I <sup>2</sup> C, externally connect a pull-up resistor.      | Secondary                          | Positive              |
| Synchronous ser                | rial (S | SIO)                                                                                                                                                                                                                                        |                                    |                       |
| SIN0                           | ı       | Synchronous serial data input pin. Allocated to the tertiary function of the P40 pin and P80 pin.                                                                                                                                           | Tertiary                           | Positive              |
| SCK0                           | I/O     | Synchronous serial clock input/output pin. Allocated to the tertiary function of the P41 pin and P81 pin.                                                                                                                                   | Tertiary                           | _                     |
| SOUT0                          | 0       | Synchronous serial data output pin. Allocated to the tertiary function of the P42 pin and P82 pin.                                                                                                                                          | Tertiary                           | Positive              |
| SIN1                           | ı       | Synchronous serial data input pin. Allocated to the tertiary function of the P84 pin and the secondary function of the P40 pin.                                                                                                             | Secondary/<br>Tertiary             | Positive              |
| SCK1                           | I/O     | Synchronous serial clock input/output pin. Allocated to the tertiary function of the P85 pin and the secondary function of the P41 pin.                                                                                                     | Secondary/<br>Tertiary             | _                     |
| SOUT1                          | 0       | Synchronous serial data output pin. Allocated to the tertiary function of the P86 pin and the secondary function of the P42 pin.                                                                                                            | Secondary/<br>Tertiary             | Positive              |
| UART                           |         |                                                                                                                                                                                                                                             |                                    |                       |
| TXD0                           | 0       | UART data output pin. Allocated to the secondary function of the P87 pin.                                                                                                                                                                   | Secondary                          | Positive              |
| RXD0                           | Ι       | UART data input pin. Allocated to the secondary function of the P86 pin.                                                                                                                                                                    | Secondary                          | Positive              |
| External interrup              | t       |                                                                                                                                                                                                                                             |                                    |                       |
| NMI                            | I       | External non-maskable interrupt input pin. The interrupt occurs on both the rising and falling edges.                                                                                                                                       | Primary                            | Positive/<br>Negative |
| EXI0 to 7                      | ı       | External maskable interrupt input pins. It is possible, for each bit, to specify whether the interrupt is enabled and select the interrupt edge by software. Allocated to the primary function of the P80 to P87 pins.                      | Primary                            | Positive/<br>Negative |
| LED drive                      |         |                                                                                                                                                                                                                                             |                                    |                       |
| LED0 to 2                      | 0       | Pins for LED driving. Allocated to the primary function of the P20 to P22 pins.                                                                                                                                                             | Primary                            | Positive/<br>Negative |
| Voice output fun               | _       | I=                                                                                                                                                                                                                                          |                                    |                       |
| SPP                            | 0       | Positive output pin of the internal speaker amplifier.                                                                                                                                                                                      | <u> </u>                           |                       |
| SPM                            | O       | Negative output pin of the internal speaker amplifier.                                                                                                                                                                                      | _                                  | _                     |
| AIN0 to 2                      | I       | tion type A/D converter  Analog inputs to Ch0 to Ch2 of the successive-approximation type A/D converter. Allocated to the primary function of the P40 to P42 pins.                                                                          | Primary                            | _                     |
| AIN3                           | I       | Analog inputs to Ch3 of the successive-approximation type A/D converter.(built into ML610Q306) Allocated to the primary function of the P43 pins.                                                                                           | Primary                            |                       |

### TERMINATION OF UNUSED PINS

### How to Terminate Unused Pins

| Pin                              | Recommended pin termination          |
|----------------------------------|--------------------------------------|
| RESET_N                          | Open                                 |
| TEST0                            | Open                                 |
| TEST1_N                          | Open or connect to V <sub>DD</sub> * |
| V <sub>REF</sub>                 | Connect to V <sub>DD</sub>           |
| P40 to P42 (AIN0 to AIN2)        | Open                                 |
| P43(AIN3) (built into ML610Q306) | Open                                 |
| SPV <sub>DD</sub>                | Connect to V <sub>DD</sub>           |
| SPVss                            | Connect to V <sub>SS</sub>           |
| SPP                              | Open                                 |
| SPM                              | Open                                 |
| P20 to P22                       | Open                                 |
| P80 to P87                       | Open                                 |
| P90                              | Open                                 |
| P91 to P92(built into ML610Q306) | Open                                 |
| NMI                              | Open or connect to V <sub>DD</sub> * |

<sup>\*:</sup> TEST1\_N pin (Typ.10k $\Omega$ ) and NMI pin (Typ.100k $\Omega$ ) have the built-in pull-up resistor. It is recommend to connect to  $V_{DD}$  or be pulled up by around 1k $\Omega$  resistor in a severe environment such as noise.

#### Notes:

- The unused input ports or unused input/output ports should not be configured as high-impedance inputs and left open. If the corresponding pins are configured as high-impedance inputs and left open, because the input buffer of both Nch and Pch MOS transistor turn on, the supply current may become excessively large. Therefore, it is recommended to configure those pins as either inputs with a pull-down resistor/pull-up resistor or outputs.
- When the power is turned on, the state of the general-purpose port is undefined. Therefore, there is a possibility of outputting high-level or low-level. If the undefined state at the power-on is a problem, take measures with the peripheral components on the user board.

## **ELECTRICAL CHARACTERISTICS**

## **Absolute Maximum Ratings**

(V<sub>SS</sub>= SPV<sub>SS</sub>=0V)

| Parameter                                                                 | Symbol            | Condition                                       | Rating                       | Unit |
|---------------------------------------------------------------------------|-------------------|-------------------------------------------------|------------------------------|------|
| Power supply voltage 1                                                    | V <sub>DD</sub>   | Ta=25°C                                         | -0.3 to +6.5                 | V    |
| Power supply voltage 2                                                    | SPV <sub>DD</sub> | Ta=25°C                                         | -0.3 to +6.5                 | V    |
| Power supply voltage 3                                                    | V <sub>DDL</sub>  | Ta=25°C                                         | -0.3 to +2.0                 | V    |
| Reference supply voltage                                                  | V <sub>REF</sub>  | Ta=25°C                                         | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Input voltage                                                             | Vin               | Ta=25°C                                         | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Output voltage                                                            | Vouт              | Ta=25°C                                         | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Output current 1<br>(P40 to P42, P43*1, P80 to P87,<br>P90, P91 to P92*1) | I <sub>OUT1</sub> | Ta=25°C                                         | -12 to +11                   | mA   |
| Output current 2 (P20 to P22)                                             | Іоит2             | Ta=25°C<br>When setting Nch open drain<br>mode. | -12 to +20                   | mA   |
| Power dissipation                                                         | PD                | Ta=25°C                                         | 1.0                          | W    |
| Storage temperature                                                       | T <sub>STG</sub>  | _                                               | -55 to +150                  | °C   |

<sup>\*1 :</sup>P43, P91 to P92 are built into ML610Q306

## **Recommended Operating Conditions**

(Vss= SPVss=0V)

|                                                        |                   |                                         | (                      | J. 100 J., |
|--------------------------------------------------------|-------------------|-----------------------------------------|------------------------|------------|
| Parameter                                              | Symbol            | Condition                               | Range                  | Unit       |
| Operating temperature                                  | T <sub>OP</sub>   | _                                       | -40 to +85             | °C         |
| On anoting walters                                     | V <sub>DD</sub>   | _                                       | 2.0 to 5.5             | V          |
| Operating voltage                                      | SPV <sub>DD</sub> | _                                       | 2.0 to 5.5             | V          |
| Reference supply voltage                               | V <sub>REF</sub>  | V <sub>DD</sub> ≥V <sub>REF</sub>       | 2.2 to V <sub>DD</sub> | V          |
| Operating frequency (CDLI)                             | f                 | V <sub>DD</sub> = 2.0 to 5.5V           | 27k to 4.2M            | Hz         |
| Operating frequency (CPU)                              | f <sub>OP</sub>   | $V_{DD} = 2.2 \text{ to } 5.5 \text{V}$ | 4.2M to 8.4M           | ПZ         |
| Capacitor externally connected to V <sub>DD</sub> pin  | Cv                | _                                       | More than 1.0±30%      | μF         |
| Capacitor externally connected to V <sub>DDL</sub> pin | CL                | _                                       | 1.0±30%                | μF         |

## Operating Conditions of Flash Memory

(Vss=SPVss=0V)

| Parameter               | Symbol           | Con               | dition         | Range                | Unit   |      |
|-------------------------|------------------|-------------------|----------------|----------------------|--------|------|
|                         |                  | At write          | e/erase        | -40 to +70           |        |      |
| Operating temperature   | T                | (Data fla         | ash area)      | -40 10 +70           | 00     |      |
| Operating temperature   | Top              | At write          | e/erase        | 0 to 140             | °C     |      |
|                         |                  | (Program          | code area)     | 0 to +40             |        |      |
| Operating voltage       | $V_{DD}$         | At write          | e/erase        | 2.2 to 5.5           | V      |      |
| Maximum rewrite count*1 | C <sub>EPD</sub> | Data flash are    | a(512Byte x 4) | 10,000               |        |      |
| wiaximum rewrite count  | Серр             | Program code area |                | 100                  | cycles |      |
|                         |                  | Chip erase        |                | All program and data |        |      |
|                         | _                |                   |                | Chip erase area      |        | area |
| Erase unit              |                  | Dis de sesse      | Program area   | 16                   | KB     |      |
|                         | _                | Block erase       | Data area      | 2                    |        |      |
|                         | _                | Secto             | r erase        | 512                  | В      |      |
| Erase time(Maximum)     | _                | Chip/Block/       | Sector erase   | 50                   | ms     |      |
| Program unit            | _                | -                 | _              | 1word(2Bytes)        | _      |      |
| Program time(Maximum)   | _                | 1word(            | 2Bytes)        | 40                   | μs     |      |
| Write cycles            | Y <sub>DR</sub>  | _                 | _              | 15                   | years  |      |

<sup>\*1:</sup> It means one erase and one program. Even when erasing is interrupted, it counts as one time.

## DC Characteristics (Supply Current)

 $(V_{DD} = 2.0 \text{ to } 5.5 \text{V}, \text{ SPV}_{DD} = 2.0 \text{ to } 5.5 \text{V}, \text{ V}_{SS} = \text{SPV}_{SS} = 0 \text{V}, \text{ Ta} = -40 \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise specified})$ 

| Parameter        | Symbol | Condition                                                            |                                              |      | Rating |      | Unit                                                                  | Measuring                                 |   |     |     |    |  |
|------------------|--------|----------------------------------------------------------------------|----------------------------------------------|------|--------|------|-----------------------------------------------------------------------|-------------------------------------------|---|-----|-----|----|--|
| Farameter        | Symbol | Condition                                                            |                                              | Min. | Тур.   | Max. | Offic                                                                 | circuit                                   |   |     |     |    |  |
| Supply current 1 | IDD1   | CPU: In STOP state.<br>Low-speed/high-speed                          | Ta≤+50°C                                     | _    | 0.5    | 3.0  |                                                                       |                                           |   |     |     |    |  |
| cappiy carroin i | 1551   | oscillation: stopped                                                 | Ta≤+85°C                                     | _    | 0.5    | 8.0  |                                                                       |                                           |   |     |     |    |  |
| Supply current 2 | IDD2   | CPU: In HALT state<br>(LTBC,WDT: Operating)                          | Ta≤+50°C                                     | _    | 2.0    | 5.0  | μΑ                                                                    |                                           |   |     |     |    |  |
|                  |        | High-speed oscillation:<br>Stopped                                   | Ta≤+85°C                                     | _    | 2.0    | 10   |                                                                       |                                           |   |     |     |    |  |
| Supply current 3 | IDD3   | CPU: Running at 32.7<br>High-speed oscillation:                      |                                              | _    | 15     | 30   |                                                                       |                                           |   |     |     |    |  |
|                  |        | CPU: Running at 4.096MHz                                             | $V_{DD}$ =SP $V_{DD}$ = 3.0 $V$              | _    | 1.0    | 2.5  |                                                                       |                                           |   |     |     |    |  |
|                  |        | CR oscillating mode                                                  | V <sub>DD</sub> =SPV <sub>DD</sub> =<br>5.0V | _    | 1.0    | 2.5  |                                                                       |                                           |   |     |     |    |  |
| Supply current 4 | IDD4   | CPU: Running at 8.192MHz                                             | V <sub>DD</sub> =SPV <sub>DD</sub> = 3.0V    | _    | 2.0    | 3.5  |                                                                       | 1                                         |   |     |     |    |  |
|                  |        | CR oscillating mode                                                  | $V_{DD}$ =SP $V_{DD}$ = 5.0 $V$              | _    | 2.0    | 3.5  |                                                                       |                                           |   |     |     |    |  |
|                  |        |                                                                      |                                              |      |        |      | CPU: Running at 4.096MHz CR oscillating mode During voice playback of | V <sub>DD</sub> =SPV <sub>DD</sub> = 3.0V | _ | 2.0 | 5.0 | mA |  |
|                  | IDD5   | 1KHz,2.98db,SIN-wave (no output load)                                | V <sub>DD</sub> =SPV <sub>DD</sub> =<br>5.0V | _    | 4.0    | 8.0  |                                                                       |                                           |   |     |     |    |  |
| Supply current 5 | 1003   | CPU: Running at 8.192MHz CR oscillating mode                         | $V_{DD}$ =SP $V_{DD}$ = 3.0 $V$              | _    | 3.0    | 6.0  |                                                                       |                                           |   |     |     |    |  |
|                  |        | During voice playback of<br>1KHz,2.98db,SIN-wave (no<br>output load) | V <sub>DD</sub> =SPV <sub>DD</sub> =<br>5.0V | _    | 5.0    | 9.0  |                                                                       |                                           |   |     |     |    |  |

<sup>\*1:</sup> Case when the CPU operating rate is 100% (no HALT state).

## DC Characteristics (VOHL, IOHL, IIHL)

(V<sub>DD</sub>= 2.0 to 5.5V, SPV<sub>DD</sub>=2.0 to 5.5V, V<sub>SS</sub>= SPV<sub>SS</sub>=0V, Ta=-40 to +85°C, unless otherwise specified)

|                                                  | Ì      | 2.0 to 5.5v, SPVDD-2.0 to               |                                                                                                | , 14                    | Rating | O, 0111000 |      | Measuring |
|--------------------------------------------------|--------|-----------------------------------------|------------------------------------------------------------------------------------------------|-------------------------|--------|------------|------|-----------|
| Parameter                                        | Symbol | Conditio                                | n                                                                                              | Min.                    | Тур.   | Max.       | Unit | circuit   |
| Output voltage 1<br>(P20 to P22)<br>(P40 to P42, | VOH1   | IOH1=-0.5<br>(When one port is selected |                                                                                                | V <sub>DD</sub><br>-0.5 | _      | _          |      |           |
| P43*1)<br>(P80 to P87)<br>(P90, P91 to<br>P92*1) | VOL1   | IOL1=+0.5<br>(When one port is selected |                                                                                                | _                       | _      | 0.5        | .,   |           |
| Output voltage 2                                 |        | (When one port is                       | IOL2=+5mA<br>V <sub>DD</sub> ≥2.2V                                                             | _                       | _      | 0.5        | V    | 2         |
| (P20 to P22)                                     | VOL2   | selected as Nch open drain mode)        | IOL2=+8mA<br>V <sub>DD</sub> ≥2.3V                                                             | _                       | _      | 0.5        |      |           |
| Output voltage 3<br>(P80 to P81)                 | VOL3   | ( I <sup>2</sup> C bus input/ou         | IOL3=+3mA<br>( I <sup>2</sup> C bus input/output mode,<br>When one port is selected as output) |                         | _      | 0.4        |      |           |
| Output leakage<br>(P20 to P22)<br>(P40 to P42,   | ЮОН    | VOH=V <sub>DD</sub> (in high-imp        | oedance state)                                                                                 | _                       | _      | 1.0        |      |           |
| P43*1)<br>(P80 to P87)<br>(P90, P91 to<br>       | IOOL   | VOL=V <sub>SS</sub> (in high-imp        | -1.0                                                                                           | _                       | _      | μА         | 3    |           |
| Input current 1<br>(RESET N)                     | IIH1   | VIH1=V                                  | OD                                                                                             | 0                       | _      | 1.0        |      |           |
| (TEST1_N)                                        | IIL1   | VIL1=Vs                                 | ss                                                                                             | -1500                   | -300   | -20        |      |           |
| Input current 2<br>(NMI)                         | IIH2   | VIH2=V <sub>DD</sub> (when p            | ulled-down)                                                                                    | 2                       | 30     | 250        |      |           |
| (P40 to P42,<br>P43*1)                           | IIL2   | VIL2=V <sub>SS</sub> (when              | pulled-up)                                                                                     | -250                    | -30    | -2         | μΑ   | 4         |
| (P80 to P87)                                     | IIH2Z  | VIH2=V <sub>DD</sub> (in high-im        | pedance state)                                                                                 | _                       | _      | 1.0        |      |           |
| (P90, P91 to<br>P92*1)                           | IIL2Z  | VIL2=Vss (in high-imp                   | pedance state)                                                                                 | -1.0                    | _      | _          |      |           |
| Input current 3                                  | IIH3   | VIH3=V                                  |                                                                                                | 20                      | 300    | 1500       | -    |           |
| (TEST0)                                          | IIL3   | VIL3=Vs                                 | SS                                                                                             | -1.0                    | _      | _          |      |           |

<sup>\*1</sup> P43, P91 to P92 are built into ML610Q306

## DC Characteristics (VIHL)

 $(V_{DD}\text{=-}2.0 \text{ to } 5.5 \text{V}, SPV_{DD}\text{=-}2.0 \text{ to } 5.5 \text{V}, V_{SS}\text{=-}SPV_{SS}\text{=-}0 \text{V}, Ta\text{=--}40 \text{ to } \text{+85}^{\circ}\text{C}, unless otherwise specified})$ 

|                                                                                                         | ,      | 10 0.0 0, 01 000-2.0 10 0.0                  | , 100 0. 100         | Rating |                     |      | Measuring |
|---------------------------------------------------------------------------------------------------------|--------|----------------------------------------------|----------------------|--------|---------------------|------|-----------|
| Parameter                                                                                               | Symbol | Condition                                    | Min.                 | Тур.   | Max.                | Unit | circuit   |
| Input voltage 1 (RESET_N) (TEST0) (TEST1_N) (NMI)                                                       | VIH1   | _                                            | 0.7×V <sub>DD</sub>  | _      | V <sub>DD</sub>     |      |           |
| (P40 to P42,<br>P43*1)<br>(P80 to P87)<br>(P90, P91 to<br>P92*1)                                        | VIL1   | _                                            | 0                    | _      | 0.3×V <sub>DD</sub> | V    | 5         |
| Hysteresis width (RESET_N) (TEST0) (TEST1_N) (NMI) (P40 to P42, P43*1) (P80 to P87) (P90, P91 to P92*1) | ∠VT    | _                                            | 0.05×V <sub>DD</sub> | _      | 0.4×V <sub>DD</sub> | V    | 5         |
| Input pin capacitance (NMI) (P40 to P42, P43*1) (P80 to P87) (P90, P91 to P92*1)                        | CIN    | f=10kHz<br>V <sub>rms</sub> =50mV<br>Ta=25°C | _                    | _      | 10                  | pF   | _         |

<sup>\*1 :</sup> P43, P91 to P92 are built into ML610Q306

## Hysteresis Width



## Measuring circuit

## Measuring circuit 1



## Measuring circuit 2



- (\* 1) Input logic circuit to determine the specified measuring conditions.
- (\* 2) Measured at the specified output pins.





- (\* 1) Input logic circuit to determine the specified measuring conditions.
- (\* 2) Measured at the specified output pins.

## Measuring circuit 4



(\* 3) Measured at the specified output pins.

### Measuring circuit 5



(\* 1) Input logic circuit to determine the specified measuring conditions.

### AC Characteristics (Oscillation Circuit)

 $(V_{DD}=2.0 \text{ to } 5.5V, \text{SPV}_{DD}=2.0 \text{ to } 5.5V, \text{V}_{SS}=\text{SPV}_{SS}=0V, \text{Ta}=-40 \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise specified})$ 

| Parameter                         | Cumbal   | Condition         |              | Rating      |              | Unit  | Measuring |
|-----------------------------------|----------|-------------------|--------------|-------------|--------------|-------|-----------|
| Parameter                         | Symbol   | Condition         | Min.         | Typ.        | Max.         | Unit  | Circuit   |
| Built-in low-speed RC oscillation | £        | Ta = −10 to +50°C | Typ<br>-1.5% | 32.768      | Typ<br>+1.5% | kHz   |           |
| frequency                         | fLCR     | Ta = -40 to +85°C | Typ<br>-3.0% |             | Typ<br>+3.0% |       | 4         |
| PLL oscillation frequency         | <b>f</b> | Ta = −10 to +50°C | Typ<br>-1.5% | 4.096       | Typ<br>+1.5% | MHz   | <b>1</b>  |
| FLL oscillation frequency         | THPLL    | Ta = -40 to +85°C | Typ<br>-3.0% | or<br>8.192 | Typ<br>+3.0% | IVIMZ |           |

## AC Characteristics (Speaker amp)

(V<sub>DD</sub>= 2.0 to 5.5V, SPV<sub>DD</sub>=2.0 to 5.5V, V<sub>SS</sub>= SPV<sub>SS</sub>=0V, Ta=-40 to +85°C, unless otherwise specified)

| Darameter                       | Symbol Condition  |                                                                  |      | Unit |      |      |
|---------------------------------|-------------------|------------------------------------------------------------------|------|------|------|------|
| Parameter                       |                   |                                                                  | Min. | Тур. | Max. | Onit |
| SPM, SPP output load resistance | RLSP              | _                                                                | 6.4  | 8    | _    | Ω    |
| Speaker amp output power        | P <sub>SPO1</sub> | SPV <sub>DD</sub> =3.0V, f=1kHz<br>R <sub>SPO</sub> =8Ω, THD≥10% | _    | 0.45 | _    |      |
|                                 | P <sub>SPO2</sub> | SPV <sub>DD</sub> =5.0V, f=1kHz<br>R <sub>SPO</sub> =8Ω, THD≥10% | _    | 1.0  | _    | W    |

## AC Characteristics (Power on, Reset Sequence)

( $V_{DD}$ = 2.0 to 5.5V,  $SPV_{DD}$ =2.0 to 5.5V,  $V_{SS}$ =  $SPV_{SS}$ =0V, Ta=-40 to +85°C, unless otherwise specified)

| Parameter                                                             | Symbol            | Symbol Condition |      | Rating |      |      | Measuring |
|-----------------------------------------------------------------------|-------------------|------------------|------|--------|------|------|-----------|
| Farameter                                                             | Symbol            |                  | Min. | Тур.   | Max. | Unit | circuit   |
| Time until it starts SPV <sub>DD</sub> after starting V <sub>DD</sub> | t <sub>VDD</sub>  | _                | 0    | _      | _    | ns   |           |
| Reset *1 pulse width                                                  | P <sub>RST</sub>  | _                | 100  | _      | _    |      | 1         |
| Reset *1 noise elimination pulse width                                | P <sub>NRST</sub> | _                |      |        | 0.4  | μS   |           |
| Power-on rising slope                                                 | Spor              | _                | 0.1  | _      | _    | V/ms |           |

<sup>\*1 :</sup> reset from RESET\_N pin





Power-on rising slope

### AC Characteristics (Low Level Detection Reset)

| $(V_{DD} = 2.0 \text{ to } 5.5 \text{V}, \text{SPV}_{DD} = 2.0 \text{ to } 5.5 \text{V}, \text{V}_{SS} = \text{SPV}_{SS} = 0 \text{V}, \text{Ta} = -40 \text{ to } +85 ^{\circ} \text{C}$ |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                           |  |

|                                             |                  | Rating    |             |      |             |      | Rating  |  |  |  | Measuring |
|---------------------------------------------|------------------|-----------|-------------|------|-------------|------|---------|--|--|--|-----------|
| Parameter                                   | Symbol           | Condition | Min.        | Typ. | Max.        | Unit | circuit |  |  |  |           |
|                                             |                  | LLD1-0=3H | Typ.<br>-5% | 1.9  | Typ.<br>+5% |      |         |  |  |  |           |
| Detection voltage                           | Vтн              | LLD1-0=2H | Typ.<br>-5% | 2.1  | Typ.<br>+5% | V    |         |  |  |  |           |
|                                             |                  | LLD1-0=1H | Typ.<br>-5% | 2.3  | Typ.<br>+5% | V    |         |  |  |  |           |
|                                             |                  | LLD1-0=0H | Typ.<br>-5% | 2.5  | Typ.<br>+5% |      | 1       |  |  |  |           |
| Hysteresis width                            | Δтн              | _         | 0.05        | 0.1  | 0.15        | V    |         |  |  |  |           |
| Output delay when power rising              | TP <sub>LH</sub> | _         | _           | 10   | 200         | μS   |         |  |  |  |           |
| Output delay when power falling             | TP <sub>HL</sub> | _         | _           | 10   | 200         | μS   |         |  |  |  |           |
| Low level detection reset operating voltage | V <sub>MIN</sub> | _         | 1.0         | _    | _           | V    |         |  |  |  |           |



### Note:

When the detection voltage of Low Level Detection Reset ( $V_{TH}$ ) is set to 1.9V(LLD1-0=3H), Low Level Detection Reset is not asserted in the voltage lange from lower minimum recommended operating volatge ( $V_{DD}$ =2.0V) to upper detection voltage ( $V_{TH}$ =1.9V). During power shutdown sequence, if this voltage lange is kept, depending on the LSI operationg condition, the internal regulated power supply circuit (VRL) can not keep the operationg votage, and the program may NOT operate properly. Therefore, please take measures, such as, setting Low Level Detection Reset ( $V_{TH}$ ) to except 1.9V (LLD1-0=3H), and reset generation from RESET\_N pin for fail-safe

### Power-on/Shutdown Sequence

•When the power-on rising slope is 0.1V/ms(Min.)



•When the power-on rising slope is less than 0.1V/ms(Min.)



Recommended power-on/shutdown sequence

There are no ristrictions of order, slope time, time lag in turnning on/off V<sub>DD</sub> and SPV<sub>DD</sub>.

### Notes:

- When the power is turned on, the state of the general-purpose port is undefined. Therefore, there is a possibility of outputting high-level or low-level. If the undefined state at the power-on is a problem, take measures with the peripheral components on the user board.
- When power-on reset is generated because of instantaneous power failure etc., or, when the glitch which is narrower than output delay when power falling ( $TP_{HL}$ ) is generated on  $V_{DD}$  power, or, When  $V_{DD}$  power is decreased below low level detection reset operating voltage ( $V_{MIN}$ ) before output delay when power falling ( $TP_{HL}$ ) is passed, the LSI may NOT get reset, and the program may NOT operate properly. Therefore, please take measures, such as, power voltage drop prevention by bypass capacitors, and reset generation from RESET N pin for fail-safe.

### AC Characteristics (Oscillation stable time after STOP release)

(V<sub>DD</sub>= 2.0 to 5.5V, SPV<sub>DD</sub>=2.0 to 5.5V, V<sub>SS</sub>= SPV<sub>SS</sub>=0V, Ta=-40 to +85°C, unless otherwise specified)

| Darameter                                  | Cumbal            | Condition |      | Linit |      |      |
|--------------------------------------------|-------------------|-----------|------|-------|------|------|
| Parameter Symbol                           |                   | Condition | Min. | Тур.  | Max. | Unit |
| Oscillation stable time after STOP release | T <sub>PUP1</sub> | _         | _    | _     | 2    | ms   |



### AC Characteristics (External Interrupt)

(V<sub>DD</sub>= 2.0 to 5.5V, SPV<sub>DD</sub>=2.0 to 5.5V, V<sub>SS</sub>= SPV<sub>SS</sub>=0V, Ta=-40 to +85°C, unless otherwise specified)

| Davagastan                        | C) make al       | Condition                                     |            | l lmit |            |      |  |
|-----------------------------------|------------------|-----------------------------------------------|------------|--------|------------|------|--|
| Parameter                         | Symbol           | Condition                                     | Min.       | Тур.   | Max.       | Unit |  |
| External interrupt disable period | T <sub>NUL</sub> | Interrupt: Enabled (MIE=1) CPU: NOP operation | 2.5×sysclk | _      | 3.5×sysclk | μS   |  |



## AC Characteristics (Synchronous Serial Port)

( $V_{DD}$ = 2.0 to 5.5V,  $SPV_{DD}$ =2.0 to 5.5V,  $V_{SS}$ =  $SPV_{SS}$ =0V, Ta=-40 to +85°C, unless otherwise specified)

|                                      |                 | , or v <sub>DD</sub> 2.0 to 0.0 v, v <sub>33</sub> or v <sub>33</sub> ov, | -             | Rating        |               | ,      |
|--------------------------------------|-----------------|---------------------------------------------------------------------------|---------------|---------------|---------------|--------|
| Parameter                            | Symbol          | Condition                                                                 | Min.          | Тур.          | Max.          | Unit   |
| SCK input cycle                      | tscyc           | When high-speed oscillation is not active                                 | 10            | _             | _             | μS     |
| (slave mode)                         |                 | When high-speed oscillation is active                                     | 500           | _             | _             | ns     |
| SCK output cycle                     | 4               | VDD≥2.4V                                                                  | _             | 4             | _             | NAL I- |
| (master mode)                        | tscyc           | VDD≥2.0V                                                                  | _             | 2             | _             | MHz    |
| SCK input pulse width                | tsw             | When high-speed oscillation is not active                                 | 4             | _             | _             | μS     |
| (slave mode)                         |                 | When high-speed oscillation is active                                     | 200           | _             | _             | ns     |
| SCK output pulse width (master mode) | tsw             | _                                                                         | SCK*1<br>×0.4 | SCK*1<br>×0.5 | SCK*1<br>×0.6 | s      |
| SOUT output delay time (slave mode)  | tsD             | _                                                                         | _             | _             | 180           | ns     |
| SOUT output delay time (master mode) | t <sub>SD</sub> | _                                                                         | _             | _             | 80            | ns     |
| SIN input                            |                 |                                                                           |               |               |               |        |
| setup time<br>(slave mode)           | tss             |                                                                           | 50            | _             | _             | ns     |
| SIN input<br>hold time               | t <sub>SH</sub> | _                                                                         | 50            | _             | _             | ns     |

<sup>\*1:</sup> Clock period selected with SnCK3-0 of the serial port n mode register (SIOnMOD1) (n=0,1)



<sup>\*:</sup> Indicates the secondary function of the port. n=0, 1

## AC Characteristics (I<sup>2</sup>C Bus Interface: Standard Mode 100kbps)

 $(V_{DD}= 2.0 \text{ to } 5.5 \text{V}, \text{SPV}_{DD}=2.0 \text{ to } 5.5 \text{V}, \text{V}_{SS}= \text{SPV}_{SS}=0 \text{V}, \text{Ta}=-40 \text{ to } +85 ^{\circ}\text{C}, \text{ unless otherwise specified})$ 

| Parameter                               | Symbol Condition    |   |      | Unit |      |       |
|-----------------------------------------|---------------------|---|------|------|------|-------|
| Parameter                               |                     |   | Min. | Тур. | Max. | Offic |
| SCL clock frequency                     | fscL                |   | 0    | _    | 100  | kHz   |
| SCL hold time (start/restart condition) | thd:STA             | _ | 4.0  |      |      | μS    |
| SCL "L" level time                      | t <sub>LOW</sub>    | _ | 4.7  |      |      | μS    |
| SCL "H" level time                      | thigh               |   | 4.0  | _    | _    | μS    |
| SCL setup time (restart condition)      | t <sub>SU:STA</sub> | _ | 4.7  | _    | _    | μS    |
| SDA hold time                           | thd:dat             |   | 0    | _    | _    | μS    |
| SDA setup time                          | t <sub>SU:DAT</sub> | _ | 0.25 | _    | _    | μS    |
| SDA setup time (stop condition)         | t <sub>su:sto</sub> | _ | 4.0  |      | _    | μS    |
| Bus-free time                           | t <sub>BUF</sub>    | _ | 4.7  | _    | _    | μs    |

## AC Characteristics (I<sup>2</sup>C Bus Interface: Fast Mode 400kbps)

 $(V_{DD}= 2.0 \text{ to } 5.5 \text{V}, \text{SPV}_{DD}=2.0 \text{ to } 5.5 \text{V}, \text{V}_{SS}= \text{SPV}_{SS}=0 \text{V}, \text{Ta}=-40 \text{ to } +85 ^{\circ}\text{C}, \text{ unless otherwise specified})$ 

| Danamatan                               | Complete C          | 0         |      | Rating |      |      |  |
|-----------------------------------------|---------------------|-----------|------|--------|------|------|--|
| Parameter                               | Symbol              | Condition | Min. | Тур.   | Max. | Unit |  |
| SCL clock frequency                     | f <sub>SCL</sub>    | _         | 0    |        | 400  | kHz  |  |
| SCL hold time (start/restart condition) | thd:sta             | _         | 0.6  | _      | _    | μs   |  |
| SCL "L" level time                      | t <sub>LOW</sub>    | _         | 1.3  |        |      | μS   |  |
| SCL "H" level time                      | thigh               | _         | 0.6  |        |      | μS   |  |
| SCL setup time (restart condition)      | tsu:sta             | _         | 0.6  | _      | _    | μs   |  |
| SDA hold time                           | t <sub>HD:DAT</sub> | _         | 0    |        |      | μS   |  |
| SDA setup time                          | tsu:dat             | _         | 0.1  |        |      | μS   |  |
| SDA setup time (stop condition)         | tsu:sто             | _         | 0.6  | _      | _    | μs   |  |
| Bus-free time                           | t <sub>BUF</sub>    |           | 1.3  |        |      | μS   |  |



## Electrical Characteristics of Successive Approximation Type A/D Converter

(V<sub>DD</sub>=SPV<sub>DD</sub>=2.2 to 5.5V, V<sub>REF</sub>=2.2 to 5.5V, V<sub>SS</sub>=SPV<sub>SS</sub>=0V, Ta=-40 to +85°C, unless otherwise specified)

| Parameter                        | Cumbal           | Condition                   |      | Unit |          |       |  |
|----------------------------------|------------------|-----------------------------|------|------|----------|-------|--|
| Parameter                        | Symbol           | Condition                   | Min. | Тур. | Max.     | Utill |  |
| Resolution                       | n                | <del>-</del>                | _    | _    | 10       | bit   |  |
| Integral pen linearity error     | IDL -            | 2.7V≤V <sub>REF</sub> ≤5.5V | -4   | _    | +4       |       |  |
| Integral non-linearity error     | IDL              | 2.2V≤V <sub>REF</sub> ≤2.7V | -5   | _    | +5       |       |  |
| Differential pen linearity error | DNL              | 2.7V≤V <sub>REF</sub> ≤5.5V | -3   | _    | +3       | LSB   |  |
| Differential non-linearity error | DINL             | $2.2V \le V_{REF} \le 2.7V$ | -4   | _    | +4       | LOD   |  |
| Zero-scale error                 | V <sub>OFF</sub> | Rı≤5kΩ                      | -4   | _    | +4       |       |  |
| Full-scale error                 | FSE              | Rı≤5kΩ                      | -4   | _    | +4       |       |  |
| Prefilter resistance             | Rı               | <del>-</del>                | _    | _    | 5k       | Ω     |  |
| Reference supply voltage         | V <sub>REF</sub> | _                           | 2.2  | _    | $V_{DD}$ | V     |  |
| Conversion time                  | tconv            | HSCLK=4M to 8.4MHz          | _    | 102  | _        | ф/СН  |  |

φ: Period of high-speed clock (HSCLK)



### **Example of Application Circuit**



V<sub>DD</sub> and SPV<sub>DD</sub> are supplied from same power supply

#### Note

Design the PCB layout having the shortest wiring distance between  $V_{DDL}$  pin and  $V_{DDL}$  pin's external capacitor ( $C_L$ ), and between  $V_{DDL}$  pin's external capacitor ( $C_L$ ) and  $V_{SS}$  for noise reduction purpose.



 $V_{\text{DD}}$  is supplied through DC-DC converter from  $\text{SPV}_{\text{DD}}$ 

#### Note:

Design the PCB layout having the shortest wiring distance between  $V_{DDL}$  pin and  $V_{DDL}$  pin's external capacitor ( $C_L$ ), and between  $V_{DDL}$  pin's external capacitor ( $C_L$ ) and  $V_{SS}$  for noise reduction purpose.

### PACKAGE DIMENSIONS (32pin WQFN)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact a ROHM sales office for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

The heat resistance (example) of this LSI is shown below. Heat resistance ( $\theta$  Ja) changes with the size and the number of layers of a substrate.

| PCB                            | W/L/t=76.2 / 114.3 / 1.6(mm)     |
|--------------------------------|----------------------------------|
| PCB Layer                      | JEDEC 4layers                    |
| Air cooling conditions         | Calm(0m/sec)                     |
| Heat resistance (θJa)          | 32.2[°C/W] (back diepad contact) |
| Power consumption of Chip PMax | 0.300[W]                         |

TjMax of this LSI is 110 °C. TjMax is expressed with the following formulas.

 $TjMax = TaMax + \theta Ja \times PMax$ 

Figure of soldering department terminal existence range (32pin WQFN)



Attention of the layout of a mounting board

Please take into consideration enough that there are not ease of a mounting, the reliability of contact, leading about of a wiring, and a solder bridge generate in the case of layout of the foot pattern of a mounting board.

The optimal layout of a foot pattern changes by the board quality of material, the solder paste category to be used, thickness, the soldering methodology, etc. Therefore, since the span where the terminator of this package may exist is shown as a "soldering part terminator extent drawing", please give as reference data of a foot pattern design.

### PACKAGE DIMENSIONS (32pin TQFP)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact a ROHM sales office for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

The heat resistance (example) of this LSI is shown below. Heat resistance ( $\theta$  Ja) changes with the size and the number of layers of a substrate.

| PCB                            | W/L/t=76.2 / 114.3 / 1.6(mm) |
|--------------------------------|------------------------------|
| PCB Layer                      | JEDEC 4layers                |
| Air cooling conditions         | Calm(0m/sec)                 |
| Heat resistance (θJa)          | 58.5 [°C/W]                  |
| Power consumption of Chip PMax | 0.300[W]                     |

TjMax of this LSI is 110 °C. TjMax is expressed with the following formulas.

 $TjMax = TaMax + \theta Ja \times PMax$ 

## Figure of soldering department terminal existence range (32pin TQFP)



Attention of the layout of a mounting board

Please take into consideration enough that there are not ease of a mounting, the reliability of contact, leading about of a wiring, and a solder bridge generate in the case of layout of the foot pattern of a mounting board.

The optimal layout of a foot pattern changes by the board quality of material, the solder paste category to be used, thickness, the soldering methodology, etc. Therefore, since the span where the terminator of this package may exist is shown as a "soldering part terminator extent drawing", please give as reference data of a foot pattern design.

### PACKAGE DIMENSIONS (36pin WQFN)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact a ROHM sales office for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

The heat resistance (example) of this LSI is shown below. Heat resistance ( $\theta$  Ja) changes with the size and the number of layers of a substrate.

| PCB                            | W/L/t=76.2 / 114.3 / 1.6 (mm)     |
|--------------------------------|-----------------------------------|
| PCB Layer                      | JEDEC 4layers                     |
| Air cooling conditions         | Calm(0m/sec)                      |
| Heat resistance (θJa)          | 30.0 [°C/W] (back diepad contact) |
| Power consumption of Chip PMax | 0.300[W]                          |

TjMax of this LSI is 110 °C. TjMax is expressed with the following formulas.

 $TjMax = TaMax + \theta Ja \times PMax$ 

## Figure of soldering department terminal existence range (36pin WQFN)



Attention of the layout of a mounting board

Please take into consideration enough that there are not ease of a mounting, the reliability of contact, leading about of a wiring, and a solder bridge generate in the case of layout of the foot pattern of a mounting board.

The optimal layout of a foot pattern changes by the board quality of material, the solder paste category to be used, thickness, the soldering methodology, etc. Therefore, since the span where the terminator of this package may exist is shown as a "soldering part terminator extent drawing", please give as reference data of a foot pattern design.

## Revision History

|                 |               | Page     |         |                                                     |
|-----------------|---------------|----------|---------|-----------------------------------------------------|
| Document No.    | Date          | Previous | Current | Description                                         |
|                 |               | Edition  | Edition |                                                     |
| FEDL610Q306-01  | Jun. 28, 2021 |          |         | Formal edition 1                                    |
| FEDL610Q306-02  | Apr. 28, 2023 | 13       | 13      | Added conditions for DC characteristics             |
| 1 EDE010Q300-02 | Αρι. 20, 2020 | 13       | 13      | (IDD1)                                              |
|                 |               | 31 31    | 31      | Updated the Figure of soldering department terminal |
|                 |               | 31       | 5       | existence range (32pin TQFP)                        |
| FEDL610Q306-03  | Aug. 7, 2023  |          | 1       | Added wording                                       |
|                 |               |          | 35      | Added "Notes for product usage"                     |

## Notes for product usage

Notes on this page are applicable to the all LAPIS Technology microcontroller products. For individual notes on each LAPIS Technology microcontroller product, refer to [Note] in the chapters of each user's manual.

The individual notes of each user's manual take priority over those contents in this page if they are different.

#### 1. HANDLING OF UNUSED INPUT PINS

Fix the unused input pins to the power pin or GND to prevent to cause the device performing wrong operation or increasing the current consumption due to noise, etc. If the handlings for the unused pins are described in the chapters, follow the instruction.

#### 2. STATE AT POWER ON

At the power on, the data in the internal registers and output of the ports are undefined until the power supply voltage reaches to the recommended operating condition and "L" level is input to the reset pin.

On LAPIS Technology microcontroller products that have the power on reset function, the data in the internal registers and output of the ports are undefined until the power on reset is generated.

Be careful to design the application system does not work incorrectly due to the undefined data of internal registers and output of the ports.

#### 3. ACCESS TO UNUSED MEMORY

If reading from unused address area or writing to unused address area of the memory, the operations are not guaranteed.

#### 4. CHARACTERISTICS DIFFERENCE BETWEEN THE PRODUCT

Electrical characteristics, noise tolerance, noise radiation amount, and the other characteristics are different from each microcontroller product.

When replacing from other product to LAPIS Technology microcontroller products, please evaluate enough the apparatus/system which implemented LAPIS Technology microcontroller products.

#### 5. USE ENVIRONMENT

When using LAPIS Technology microcontroller products in a high humidity environment and an environment where dew condensation, take moisture-proof measures.

### Notes |

- 1) The information contained herein is subject to change without notice.
- 2) When using LAPIS Technology Products, refer to the latest product information (data sheets, user's manuals, application notes, etc.), and ensure that usage conditions (absolute maximum ratings, recommended operating conditions, etc.) are within the ranges specified. LAPIS Technology disclaims any and all liability for any malfunctions, failure or accident arising out of or in connection with the use of LAPIS Technology Products outside of such usage conditions specified ranges, or without observing precautions. Even if it is used within such usage conditions specified ranges, semiconductors can break down and malfunction due to various factors. Therefore, in order to prevent personal injury, fire or the other damage from break down or malfunction of LAPIS Technology Products, please take safety at your own risk measures such as complying with the derating characteristics, implementing redundant and fire prevention designs, and utilizing backups and fail-safe procedures. You are responsible for evaluating the safety of the final products or systems manufactured by you.
- 3) Descriptions of circuits, software and other related information in this document are provided only to illustrate the standard operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. And the peripheral conditions must be taken into account when designing circuits for mass production. LAPIS Technology disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, and other related information.
- 4) No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of LAPIS Technology or any third party with respect to LAPIS Technology Products or the information contained in this document (including but not limited to, the Product data, drawings, charts, programs, algorithms, and application examples, etc.). Therefore LAPIS Technology shall have no responsibility whatsoever for any dispute, concerning such rights owned by third parties, arising out of the use of such technical information.
- 5) The Products are intended for use in general electronic equipment (AV/OA devices, communication, consumer systems, gaming/entertainment sets, etc.) as well as the applications indicated in this document. For use of our Products in applications requiring a high degree of reliability (as exemplified below), please be sure to contact a LAPIS Technology representative and must obtain written agreement: transportation equipment (cars, ships, trains, etc.), primary communication equipment, traffic lights, fire/crime prevention, safety equipment, medical systems, servers, solar cells, and power transmission systems, etc. LAPIS Technology disclaims any and all liability for any losses and damages incurred by you or third parties arising by using the Product for purposes not intended by us. Do not use our Products in applications requiring extremely high reliability, such as aerospace equipment, nuclear power control systems, and submarine repeaters, etc.
- 6) The Products specified in this document are not designed to be radiation tolerant.
- 7) LAPIS Technology has used reasonable care to ensure the accuracy of the information contained in this document. However, LAPIS Technology does not warrant that such information is error-free and LAPIS Technology shall have no responsibility for any damages arising from any inaccuracy or misprint of such information.
- 8) Please use the Products in accordance with any applicable environmental laws and regulations, such as the RoHS Directive. LAPIS Technology shall have no responsibility for any damages or losses resulting non-compliance with any applicable laws or regulations.
- 9) When providing our Products and technologies contained in this document to other countries, you must abide by the procedures and provisions stipulated in all applicable export laws and regulations, including without limitation the US Export Administration Regulations and the Foreign Exchange and Foreign Trade Act..
- 10) Please contact a ROHM sales office if you have any questions regarding the information contained in this document or LAPIS Technology's Products.
- 11) This document, in part or in whole, may not be reprinted or reproduced without prior consent of LAPIS Technology.

(Note) "LAPIS Technology" as used in this document means LAPIS Technology Co., Ltd.

Copyright 2021 – 2023 LAPIS Technology Co., Ltd.

## LAPIS Technology Co., Ltd.

2-4-8 Shinyokohama, Kouhoku-ku, Yokohama 222-8575, Japan http://www.lapis-tech.com/en/